1 | /* Definitions for opcode table for the sparc. |
---|
2 | Copyright 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 2000, 2002, |
---|
3 | 2003, 2005, 2010, 2011 Free Software Foundation, Inc. |
---|
4 | |
---|
5 | This file is part of GAS, the GNU Assembler, GDB, the GNU debugger, and |
---|
6 | the GNU Binutils. |
---|
7 | |
---|
8 | GAS/GDB is free software; you can redistribute it and/or modify |
---|
9 | it under the terms of the GNU General Public License as published by |
---|
10 | the Free Software Foundation; either version 3, or (at your option) |
---|
11 | any later version. |
---|
12 | |
---|
13 | GAS/GDB is distributed in the hope that it will be useful, |
---|
14 | but WITHOUT ANY WARRANTY; without even the implied warranty of |
---|
15 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
---|
16 | GNU General Public License for more details. |
---|
17 | |
---|
18 | You should have received a copy of the GNU General Public License |
---|
19 | along with GAS or GDB; see the file COPYING3. If not, write to |
---|
20 | the Free Software Foundation, 51 Franklin Street - Fifth Floor, |
---|
21 | Boston, MA 02110-1301, USA. */ |
---|
22 | |
---|
23 | #include "ansidecl.h" |
---|
24 | |
---|
25 | /* The SPARC opcode table (and other related data) is defined in |
---|
26 | the opcodes library in sparc-opc.c. If you change anything here, make |
---|
27 | sure you fix up that file, and vice versa. */ |
---|
28 | |
---|
29 | /* FIXME-someday: perhaps the ,a's and such should be embedded in the |
---|
30 | instruction's name rather than the args. This would make gas faster, pinsn |
---|
31 | slower, but would mess up some macros a bit. xoxorich. */ |
---|
32 | |
---|
33 | /* List of instruction sets variations. |
---|
34 | These values are such that each element is either a superset of a |
---|
35 | preceding each one or they conflict in which case SPARC_OPCODE_CONFLICT_P |
---|
36 | returns non-zero. |
---|
37 | The values are indices into `sparc_opcode_archs' defined in sparc-opc.c. |
---|
38 | Don't change this without updating sparc-opc.c. */ |
---|
39 | |
---|
40 | enum sparc_opcode_arch_val |
---|
41 | { |
---|
42 | SPARC_OPCODE_ARCH_V6 = 0, |
---|
43 | SPARC_OPCODE_ARCH_V7, |
---|
44 | SPARC_OPCODE_ARCH_V8, |
---|
45 | SPARC_OPCODE_ARCH_LEON, |
---|
46 | SPARC_OPCODE_ARCH_SPARCLET, |
---|
47 | SPARC_OPCODE_ARCH_SPARCLITE, |
---|
48 | /* V9 variants must appear last. */ |
---|
49 | SPARC_OPCODE_ARCH_V9, |
---|
50 | SPARC_OPCODE_ARCH_V9A, /* V9 with ultrasparc additions. */ |
---|
51 | SPARC_OPCODE_ARCH_V9B, /* V9 with ultrasparc and cheetah additions. */ |
---|
52 | SPARC_OPCODE_ARCH_BAD /* Error return from sparc_opcode_lookup_arch. */ |
---|
53 | }; |
---|
54 | |
---|
55 | /* The highest architecture in the table. */ |
---|
56 | #define SPARC_OPCODE_ARCH_MAX (SPARC_OPCODE_ARCH_BAD - 1) |
---|
57 | |
---|
58 | /* Given an enum sparc_opcode_arch_val, return the bitmask to use in |
---|
59 | insn encoding/decoding. */ |
---|
60 | #define SPARC_OPCODE_ARCH_MASK(arch) (1 << (arch)) |
---|
61 | |
---|
62 | /* Given a valid sparc_opcode_arch_val, return non-zero if it's v9. */ |
---|
63 | #define SPARC_OPCODE_ARCH_V9_P(arch) ((arch) >= SPARC_OPCODE_ARCH_V9) |
---|
64 | |
---|
65 | /* Table of cpu variants. */ |
---|
66 | |
---|
67 | typedef struct sparc_opcode_arch |
---|
68 | { |
---|
69 | const char *name; |
---|
70 | /* Mask of sparc_opcode_arch_val's supported. |
---|
71 | EG: For v7 this would be |
---|
72 | (SPARC_OPCODE_ARCH_MASK (..._V6) | SPARC_OPCODE_ARCH_MASK (..._V7)). |
---|
73 | These are short's because sparc_opcode.architecture is. */ |
---|
74 | short supported; |
---|
75 | } sparc_opcode_arch; |
---|
76 | |
---|
77 | extern const struct sparc_opcode_arch sparc_opcode_archs[]; |
---|
78 | |
---|
79 | /* Given architecture name, look up it's sparc_opcode_arch_val value. */ |
---|
80 | extern enum sparc_opcode_arch_val sparc_opcode_lookup_arch (const char *); |
---|
81 | |
---|
82 | /* Return the bitmask of supported architectures for ARCH. */ |
---|
83 | #define SPARC_OPCODE_SUPPORTED(ARCH) (sparc_opcode_archs[ARCH].supported) |
---|
84 | |
---|
85 | /* Non-zero if ARCH1 conflicts with ARCH2. |
---|
86 | IE: ARCH1 as a supported bit set that ARCH2 doesn't, and vice versa. */ |
---|
87 | #define SPARC_OPCODE_CONFLICT_P(ARCH1, ARCH2) \ |
---|
88 | (((SPARC_OPCODE_SUPPORTED (ARCH1) & SPARC_OPCODE_SUPPORTED (ARCH2)) \ |
---|
89 | != SPARC_OPCODE_SUPPORTED (ARCH1)) \ |
---|
90 | && ((SPARC_OPCODE_SUPPORTED (ARCH1) & SPARC_OPCODE_SUPPORTED (ARCH2)) \ |
---|
91 | != SPARC_OPCODE_SUPPORTED (ARCH2))) |
---|
92 | |
---|
93 | /* Structure of an opcode table entry. */ |
---|
94 | |
---|
95 | typedef struct sparc_opcode |
---|
96 | { |
---|
97 | const char *name; |
---|
98 | unsigned long match; /* Bits that must be set. */ |
---|
99 | unsigned long lose; /* Bits that must not be set. */ |
---|
100 | const char *args; |
---|
101 | /* This was called "delayed" in versions before the flags. */ |
---|
102 | unsigned int flags; |
---|
103 | unsigned int hwcaps; |
---|
104 | short architecture; /* Bitmask of sparc_opcode_arch_val's. */ |
---|
105 | } sparc_opcode; |
---|
106 | |
---|
107 | /* FIXME: Add F_ANACHRONISTIC flag for v9. */ |
---|
108 | #define F_DELAYED 0x00000001 /* Delayed branch. */ |
---|
109 | #define F_ALIAS 0x00000002 /* Alias for a "real" instruction. */ |
---|
110 | #define F_UNBR 0x00000004 /* Unconditional branch. */ |
---|
111 | #define F_CONDBR 0x00000008 /* Conditional branch. */ |
---|
112 | #define F_JSR 0x00000010 /* Subroutine call. */ |
---|
113 | #define F_FLOAT 0x00000020 /* Floating point instruction (not a branch). */ |
---|
114 | #define F_FBR 0x00000040 /* Floating point branch. */ |
---|
115 | #define F_PREFERRED 0x00000080 /* A preferred alias. */ |
---|
116 | |
---|
117 | #define F_PREF_ALIAS (F_ALIAS|F_PREFERRED) |
---|
118 | |
---|
119 | /* These must match the HWCAP_* values precisely. */ |
---|
120 | #define HWCAP_MUL32 0x00000001 /* umul/umulcc/smul/smulcc insns */ |
---|
121 | #define HWCAP_DIV32 0x00000002 /* udiv/udivcc/sdiv/sdivcc insns */ |
---|
122 | #define HWCAP_FSMULD 0x00000004 /* 'fsmuld' insn */ |
---|
123 | #define HWCAP_V8PLUS 0x00000008 /* v9 insns available to 32bit */ |
---|
124 | #define HWCAP_POPC 0x00000010 /* 'popc' insn */ |
---|
125 | #define HWCAP_VIS 0x00000020 /* VIS insns */ |
---|
126 | #define HWCAP_VIS2 0x00000040 /* VIS2 insns */ |
---|
127 | #define HWCAP_ASI_BLK_INIT \ |
---|
128 | 0x00000080 /* block init ASIs */ |
---|
129 | #define HWCAP_FMAF 0x00000100 /* fused multiply-add */ |
---|
130 | #define HWCAP_VIS3 0x00000400 /* VIS3 insns */ |
---|
131 | #define HWCAP_HPC 0x00000800 /* HPC insns */ |
---|
132 | #define HWCAP_RANDOM 0x00001000 /* 'random' insn */ |
---|
133 | #define HWCAP_TRANS 0x00002000 /* transaction insns */ |
---|
134 | #define HWCAP_FJFMAU 0x00004000 /* unfused multiply-add */ |
---|
135 | #define HWCAP_IMA 0x00008000 /* integer multiply-add */ |
---|
136 | #define HWCAP_ASI_CACHE_SPARING \ |
---|
137 | 0x00010000 /* cache sparing ASIs */ |
---|
138 | #define HWCAP_AES 0x00020000 /* AES crypto insns */ |
---|
139 | #define HWCAP_DES 0x00040000 /* DES crypto insns */ |
---|
140 | #define HWCAP_KASUMI 0x00080000 /* KASUMI crypto insns */ |
---|
141 | #define HWCAP_CAMELLIA 0x00100000 /* CAMELLIA crypto insns */ |
---|
142 | #define HWCAP_MD5 0x00200000 /* MD5 hashing insns */ |
---|
143 | #define HWCAP_SHA1 0x00400000 /* SHA1 hashing insns */ |
---|
144 | #define HWCAP_SHA256 0x00800000 /* SHA256 hashing insns */ |
---|
145 | #define HWCAP_SHA512 0x01000000 /* SHA512 hashing insns */ |
---|
146 | #define HWCAP_MPMUL 0x02000000 /* Multiple Precision Multiply */ |
---|
147 | #define HWCAP_MONT 0x04000000 /* Montgomery Mult/Sqrt */ |
---|
148 | #define HWCAP_PAUSE 0x08000000 /* Pause insn */ |
---|
149 | #define HWCAP_CBCOND 0x10000000 /* Compare and Branch insns */ |
---|
150 | #define HWCAP_CRC32C 0x20000000 /* CRC32C insn */ |
---|
151 | |
---|
152 | /* All sparc opcodes are 32 bits, except for the `set' instruction (really a |
---|
153 | macro), which is 64 bits. It is handled as a special case. |
---|
154 | |
---|
155 | The match component is a mask saying which bits must match a particular |
---|
156 | opcode in order for an instruction to be an instance of that opcode. |
---|
157 | |
---|
158 | The args component is a string containing one character for each operand of the |
---|
159 | instruction. |
---|
160 | |
---|
161 | Kinds of operands: |
---|
162 | # Number used by optimizer. It is ignored. |
---|
163 | 1 rs1 register. |
---|
164 | 2 rs2 register. |
---|
165 | d rd register. |
---|
166 | e frs1 floating point register. |
---|
167 | v frs1 floating point register (double/even). |
---|
168 | V frs1 floating point register (quad/multiple of 4). |
---|
169 | f frs2 floating point register. |
---|
170 | B frs2 floating point register (double/even). |
---|
171 | R frs2 floating point register (quad/multiple of 4). |
---|
172 | 4 frs3 floating point register. |
---|
173 | 5 frs3 floating point register (doube/even). |
---|
174 | g frsd floating point register. |
---|
175 | H frsd floating point register (double/even). |
---|
176 | J frsd floating point register (quad/multiple of 4). |
---|
177 | b crs1 coprocessor register |
---|
178 | c crs2 coprocessor register |
---|
179 | D crsd coprocessor register |
---|
180 | m alternate space register (asr) in rd |
---|
181 | M alternate space register (asr) in rs1 |
---|
182 | h 22 high bits. |
---|
183 | X 5 bit unsigned immediate |
---|
184 | Y 6 bit unsigned immediate |
---|
185 | 3 SIAM mode (3 bits). (v9b) |
---|
186 | K MEMBAR mask (7 bits). (v9) |
---|
187 | j 10 bit Immediate. (v9) |
---|
188 | I 11 bit Immediate. (v9) |
---|
189 | i 13 bit Immediate. |
---|
190 | n 22 bit immediate. |
---|
191 | k 2+14 bit PC relative immediate. (v9) |
---|
192 | G 19 bit PC relative immediate. (v9) |
---|
193 | l 22 bit PC relative immediate. |
---|
194 | L 30 bit PC relative immediate. |
---|
195 | a Annul. The annul bit is set. |
---|
196 | A Alternate address space. Stored as 8 bits. |
---|
197 | C Coprocessor state register. |
---|
198 | F floating point state register. |
---|
199 | p Processor state register. |
---|
200 | N Branch predict clear ",pn" (v9) |
---|
201 | T Branch predict set ",pt" (v9) |
---|
202 | z %icc. (v9) |
---|
203 | Z %xcc. (v9) |
---|
204 | q Floating point queue. |
---|
205 | r Single register that is both rs1 and rd. |
---|
206 | O Single register that is both rs2 and rd. |
---|
207 | Q Coprocessor queue. |
---|
208 | S Special case. |
---|
209 | t Trap base register. |
---|
210 | w Window invalid mask register. |
---|
211 | y Y register. |
---|
212 | u sparclet coprocessor registers in rd position |
---|
213 | U sparclet coprocessor registers in rs1 position |
---|
214 | E %ccr. (v9) |
---|
215 | s %fprs. (v9) |
---|
216 | P %pc. (v9) |
---|
217 | W %tick. (v9) |
---|
218 | o %asi. (v9) |
---|
219 | 6 %fcc0. (v9) |
---|
220 | 7 %fcc1. (v9) |
---|
221 | 8 %fcc2. (v9) |
---|
222 | 9 %fcc3. (v9) |
---|
223 | ! Privileged Register in rd (v9) |
---|
224 | ? Privileged Register in rs1 (v9) |
---|
225 | * Prefetch function constant. (v9) |
---|
226 | x OPF field (v9 impdep). |
---|
227 | 0 32/64 bit immediate for set or setx (v9) insns |
---|
228 | _ Ancillary state register in rd (v9a) |
---|
229 | / Ancillary state register in rs1 (v9a) |
---|
230 | ( entire floating point state register (%efsr) |
---|
231 | ) 5 bit immediate placed in RS3 field |
---|
232 | = 2+8 bit PC relative immediate. (v9) */ |
---|
233 | |
---|
234 | #define OP2(x) (((x) & 0x7) << 22) /* Op2 field of format2 insns. */ |
---|
235 | #define OP3(x) (((x) & 0x3f) << 19) /* Op3 field of format3 insns. */ |
---|
236 | #define OP(x) ((unsigned) ((x) & 0x3) << 30) /* Op field of all insns. */ |
---|
237 | #define OPF(x) (((x) & 0x1ff) << 5) /* Opf field of float insns. */ |
---|
238 | #define OPF_LOW5(x) OPF ((x) & 0x1f) /* V9. */ |
---|
239 | #define OPF_LOW4(x) OPF ((x) & 0xf) /* V9. */ |
---|
240 | #define F3F(x, y, z) (OP (x) | OP3 (y) | OPF (z)) /* Format3 float insns. */ |
---|
241 | #define F3F4(x, y, z) (OP (x) | OP3 (y) | OPF_LOW4 (z)) |
---|
242 | #define F3I(x) (((x) & 0x1) << 13) /* Immediate field of format 3 insns. */ |
---|
243 | #define F2(x, y) (OP (x) | OP2(y)) /* Format 2 insns. */ |
---|
244 | #define F3(x, y, z) (OP (x) | OP3(y) | F3I(z)) /* Format3 insns. */ |
---|
245 | #define F1(x) (OP (x)) |
---|
246 | #define DISP30(x) ((x) & 0x3fffffff) |
---|
247 | #define ASI(x) (((x) & 0xff) << 5) /* Asi field of format3 insns. */ |
---|
248 | #define RS2(x) ((x) & 0x1f) /* Rs2 field. */ |
---|
249 | #define SIMM13(x) ((x) & 0x1fff) /* Simm13 field. */ |
---|
250 | #define RD(x) (((x) & 0x1f) << 25) /* Destination register field. */ |
---|
251 | #define RS1(x) (((x) & 0x1f) << 14) /* Rs1 field. */ |
---|
252 | #define RS3(x) (((x) & 0x1f) << 9) /* Rs3 field. */ |
---|
253 | #define ASI_RS2(x) (SIMM13 (x)) |
---|
254 | #define MEMBAR(x) ((x) & 0x7f) |
---|
255 | #define SLCPOP(x) (((x) & 0x7f) << 6) /* Sparclet cpop. */ |
---|
256 | |
---|
257 | #define ANNUL (1 << 29) |
---|
258 | #define BPRED (1 << 19) /* V9. */ |
---|
259 | #define IMMED F3I (1) |
---|
260 | #define RD_G0 RD (~0) |
---|
261 | #define RS1_G0 RS1 (~0) |
---|
262 | #define RS2_G0 RS2 (~0) |
---|
263 | |
---|
264 | extern const struct sparc_opcode sparc_opcodes[]; |
---|
265 | extern const int sparc_num_opcodes; |
---|
266 | |
---|
267 | extern int sparc_encode_asi (const char *); |
---|
268 | extern const char *sparc_decode_asi (int); |
---|
269 | extern int sparc_encode_membar (const char *); |
---|
270 | extern const char *sparc_decode_membar (int); |
---|
271 | extern int sparc_encode_prefetch (const char *); |
---|
272 | extern const char *sparc_decode_prefetch (int); |
---|
273 | extern int sparc_encode_sparclet_cpreg (const char *); |
---|
274 | extern const char *sparc_decode_sparclet_cpreg (int); |
---|
275 | |
---|
276 | /* Local Variables: |
---|
277 | fill-column: 131 |
---|
278 | comment-column: 0 |
---|
279 | End: */ |
---|
280 | |
---|