1 | /* |
---|
2 | * The authors hereby grant permission to use, copy, modify, distribute, |
---|
3 | * and license this software and its documentation for any purpose, provided |
---|
4 | * that existing copyright notices are retained in all copies and that this |
---|
5 | * notice is included verbatim in any distributions. No written agreement, |
---|
6 | * license, or royalty fee is required for any of the authorized uses. |
---|
7 | * Modifications to this software may be copyrighted by their authors |
---|
8 | * and need not follow the licensing terms described here, provided that |
---|
9 | * the new terms are clearly indicated on the first page of each file where |
---|
10 | * they apply. |
---|
11 | */ |
---|
12 | |
---|
13 | /* |
---|
14 | ** defBF544.h |
---|
15 | ** |
---|
16 | ** Copyright (C) 2006-2007 Analog Devices Inc., All Rights Reserved. |
---|
17 | ** |
---|
18 | ************************************************************************************ |
---|
19 | ** |
---|
20 | ** This include file contains a list of macro "defines" to enable the programmer |
---|
21 | ** to use symbolic names for register-access and bit-manipulation. |
---|
22 | ** |
---|
23 | **/ |
---|
24 | #ifndef _DEF_BF544_H |
---|
25 | #define _DEF_BF544_H |
---|
26 | |
---|
27 | /* Include all Core registers and bit definitions */ |
---|
28 | #include <def_LPBlackfin.h> |
---|
29 | |
---|
30 | /* SYSTEM & MMR ADDRESS DEFINITIONS FOR ADSP-BF544 */ |
---|
31 | |
---|
32 | /* Include defBF54x_base.h for the set of #defines that are common to all ADSP-BF54x processors */ |
---|
33 | #include <defBF54x_base.h> |
---|
34 | |
---|
35 | /* The following are the #defines needed by ADSP-BF544 that are not in the common header */ |
---|
36 | |
---|
37 | /* Timer Registers */ |
---|
38 | |
---|
39 | #define TIMER8_CONFIG 0xffc00600 /* Timer 8 Configuration Register */ |
---|
40 | #define TIMER8_COUNTER 0xffc00604 /* Timer 8 Counter Register */ |
---|
41 | #define TIMER8_PERIOD 0xffc00608 /* Timer 8 Period Register */ |
---|
42 | #define TIMER8_WIDTH 0xffc0060c /* Timer 8 Width Register */ |
---|
43 | #define TIMER9_CONFIG 0xffc00610 /* Timer 9 Configuration Register */ |
---|
44 | #define TIMER9_COUNTER 0xffc00614 /* Timer 9 Counter Register */ |
---|
45 | #define TIMER9_PERIOD 0xffc00618 /* Timer 9 Period Register */ |
---|
46 | #define TIMER9_WIDTH 0xffc0061c /* Timer 9 Width Register */ |
---|
47 | #define TIMER10_CONFIG 0xffc00620 /* Timer 10 Configuration Register */ |
---|
48 | #define TIMER10_COUNTER 0xffc00624 /* Timer 10 Counter Register */ |
---|
49 | #define TIMER10_PERIOD 0xffc00628 /* Timer 10 Period Register */ |
---|
50 | #define TIMER10_WIDTH 0xffc0062c /* Timer 10 Width Register */ |
---|
51 | |
---|
52 | /* Timer Group of 3 Registers */ |
---|
53 | |
---|
54 | #define TIMER_ENABLE1 0xffc00640 /* Timer Group of 3 Enable Register */ |
---|
55 | #define TIMER_DISABLE1 0xffc00644 /* Timer Group of 3 Disable Register */ |
---|
56 | #define TIMER_STATUS1 0xffc00648 /* Timer Group of 3 Status Register */ |
---|
57 | |
---|
58 | /* EPPI0 Registers */ |
---|
59 | |
---|
60 | #define EPPI0_STATUS 0xffc01000 /* EPPI0 Status Register */ |
---|
61 | #define EPPI0_HCOUNT 0xffc01004 /* EPPI0 Horizontal Transfer Count Register */ |
---|
62 | #define EPPI0_HDELAY 0xffc01008 /* EPPI0 Horizontal Delay Count Register */ |
---|
63 | #define EPPI0_VCOUNT 0xffc0100c /* EPPI0 Vertical Transfer Count Register */ |
---|
64 | #define EPPI0_VDELAY 0xffc01010 /* EPPI0 Vertical Delay Count Register */ |
---|
65 | #define EPPI0_FRAME 0xffc01014 /* EPPI0 Lines per Frame Register */ |
---|
66 | #define EPPI0_LINE 0xffc01018 /* EPPI0 Samples per Line Register */ |
---|
67 | #define EPPI0_CLKDIV 0xffc0101c /* EPPI0 Clock Divide Register */ |
---|
68 | #define EPPI0_CONTROL 0xffc01020 /* EPPI0 Control Register */ |
---|
69 | #define EPPI0_FS1W_HBL 0xffc01024 /* EPPI0 FS1 Width Register / EPPI0 Horizontal Blanking Samples Per Line Register */ |
---|
70 | #define EPPI0_FS1P_AVPL 0xffc01028 /* EPPI0 FS1 Period Register / EPPI0 Active Video Samples Per Line Register */ |
---|
71 | #define EPPI0_FS2W_LVB 0xffc0102c /* EPPI0 FS2 Width Register / EPPI0 Lines of Vertical Blanking Register */ |
---|
72 | #define EPPI0_FS2P_LAVF 0xffc01030 /* EPPI0 FS2 Period Register/ EPPI0 Lines of Active Video Per Field Register */ |
---|
73 | #define EPPI0_CLIP 0xffc01034 /* EPPI0 Clipping Register */ |
---|
74 | |
---|
75 | /* Two Wire Interface Registers (TWI1) */ |
---|
76 | |
---|
77 | #define TWI1_CLKDIV 0xffc02200 /* Clock Divider Register */ |
---|
78 | #define TWI1_CONTROL 0xffc02204 /* TWI Control Register */ |
---|
79 | #define TWI1_SLAVE_CTL 0xffc02208 /* TWI Slave Mode Control Register */ |
---|
80 | #define TWI1_SLAVE_STAT 0xffc0220c /* TWI Slave Mode Status Register */ |
---|
81 | #define TWI1_SLAVE_ADDR 0xffc02210 /* TWI Slave Mode Address Register */ |
---|
82 | #define TWI1_MASTER_CTL 0xffc02214 /* TWI Master Mode Control Register */ |
---|
83 | #define TWI1_MASTER_STAT 0xffc02218 /* TWI Master Mode Status Register */ |
---|
84 | #define TWI1_MASTER_ADDR 0xffc0221c /* TWI Master Mode Address Register */ |
---|
85 | #define TWI1_INT_STAT 0xffc02220 /* TWI Interrupt Status Register */ |
---|
86 | #define TWI1_INT_MASK 0xffc02224 /* TWI Interrupt Mask Register */ |
---|
87 | #define TWI1_FIFO_CTL 0xffc02228 /* TWI FIFO Control Register */ |
---|
88 | #define TWI1_FIFO_STAT 0xffc0222c /* TWI FIFO Status Register */ |
---|
89 | #define TWI1_XMT_DATA8 0xffc02280 /* TWI FIFO Transmit Data Single Byte Register */ |
---|
90 | #define TWI1_XMT_DATA16 0xffc02284 /* TWI FIFO Transmit Data Double Byte Register */ |
---|
91 | #define TWI1_RCV_DATA8 0xffc02288 /* TWI FIFO Receive Data Single Byte Register */ |
---|
92 | #define TWI1_RCV_DATA16 0xffc0228c /* TWI FIFO Receive Data Double Byte Register */ |
---|
93 | |
---|
94 | /* CAN Controller 1 Config 1 Registers */ |
---|
95 | |
---|
96 | #define CAN1_MC1 0xffc03200 /* CAN Controller 1 Mailbox Configuration Register 1 */ |
---|
97 | #define CAN1_MD1 0xffc03204 /* CAN Controller 1 Mailbox Direction Register 1 */ |
---|
98 | #define CAN1_TRS1 0xffc03208 /* CAN Controller 1 Transmit Request Set Register 1 */ |
---|
99 | #define CAN1_TRR1 0xffc0320c /* CAN Controller 1 Transmit Request Reset Register 1 */ |
---|
100 | #define CAN1_TA1 0xffc03210 /* CAN Controller 1 Transmit Acknowledge Register 1 */ |
---|
101 | #define CAN1_AA1 0xffc03214 /* CAN Controller 1 Abort Acknowledge Register 1 */ |
---|
102 | #define CAN1_RMP1 0xffc03218 /* CAN Controller 1 Receive Message Pending Register 1 */ |
---|
103 | #define CAN1_RML1 0xffc0321c /* CAN Controller 1 Receive Message Lost Register 1 */ |
---|
104 | #define CAN1_MBTIF1 0xffc03220 /* CAN Controller 1 Mailbox Transmit Interrupt Flag Register 1 */ |
---|
105 | #define CAN1_MBRIF1 0xffc03224 /* CAN Controller 1 Mailbox Receive Interrupt Flag Register 1 */ |
---|
106 | #define CAN1_MBIM1 0xffc03228 /* CAN Controller 1 Mailbox Interrupt Mask Register 1 */ |
---|
107 | #define CAN1_RFH1 0xffc0322c /* CAN Controller 1 Remote Frame Handling Enable Register 1 */ |
---|
108 | #define CAN1_OPSS1 0xffc03230 /* CAN Controller 1 Overwrite Protection Single Shot Transmit Register 1 */ |
---|
109 | |
---|
110 | /* CAN Controller 1 Config 2 Registers */ |
---|
111 | |
---|
112 | #define CAN1_MC2 0xffc03240 /* CAN Controller 1 Mailbox Configuration Register 2 */ |
---|
113 | #define CAN1_MD2 0xffc03244 /* CAN Controller 1 Mailbox Direction Register 2 */ |
---|
114 | #define CAN1_TRS2 0xffc03248 /* CAN Controller 1 Transmit Request Set Register 2 */ |
---|
115 | #define CAN1_TRR2 0xffc0324c /* CAN Controller 1 Transmit Request Reset Register 2 */ |
---|
116 | #define CAN1_TA2 0xffc03250 /* CAN Controller 1 Transmit Acknowledge Register 2 */ |
---|
117 | #define CAN1_AA2 0xffc03254 /* CAN Controller 1 Abort Acknowledge Register 2 */ |
---|
118 | #define CAN1_RMP2 0xffc03258 /* CAN Controller 1 Receive Message Pending Register 2 */ |
---|
119 | #define CAN1_RML2 0xffc0325c /* CAN Controller 1 Receive Message Lost Register 2 */ |
---|
120 | #define CAN1_MBTIF2 0xffc03260 /* CAN Controller 1 Mailbox Transmit Interrupt Flag Register 2 */ |
---|
121 | #define CAN1_MBRIF2 0xffc03264 /* CAN Controller 1 Mailbox Receive Interrupt Flag Register 2 */ |
---|
122 | #define CAN1_MBIM2 0xffc03268 /* CAN Controller 1 Mailbox Interrupt Mask Register 2 */ |
---|
123 | #define CAN1_RFH2 0xffc0326c /* CAN Controller 1 Remote Frame Handling Enable Register 2 */ |
---|
124 | #define CAN1_OPSS2 0xffc03270 /* CAN Controller 1 Overwrite Protection Single Shot Transmit Register 2 */ |
---|
125 | |
---|
126 | /* CAN Controller 1 Clock/Interrupt/Counter Registers */ |
---|
127 | |
---|
128 | #define CAN1_CLOCK 0xffc03280 /* CAN Controller 1 Clock Register */ |
---|
129 | #define CAN1_TIMING 0xffc03284 /* CAN Controller 1 Timing Register */ |
---|
130 | #define CAN1_DEBUG 0xffc03288 /* CAN Controller 1 Debug Register */ |
---|
131 | #define CAN1_STATUS 0xffc0328c /* CAN Controller 1 Global Status Register */ |
---|
132 | #define CAN1_CEC 0xffc03290 /* CAN Controller 1 Error Counter Register */ |
---|
133 | #define CAN1_GIS 0xffc03294 /* CAN Controller 1 Global Interrupt Status Register */ |
---|
134 | #define CAN1_GIM 0xffc03298 /* CAN Controller 1 Global Interrupt Mask Register */ |
---|
135 | #define CAN1_GIF 0xffc0329c /* CAN Controller 1 Global Interrupt Flag Register */ |
---|
136 | #define CAN1_CONTROL 0xffc032a0 /* CAN Controller 1 Master Control Register */ |
---|
137 | #define CAN1_INTR 0xffc032a4 /* CAN Controller 1 Interrupt Pending Register */ |
---|
138 | #define CAN1_MBTD 0xffc032ac /* CAN Controller 1 Mailbox Temporary Disable Register */ |
---|
139 | #define CAN1_EWR 0xffc032b0 /* CAN Controller 1 Programmable Warning Level Register */ |
---|
140 | #define CAN1_ESR 0xffc032b4 /* CAN Controller 1 Error Status Register */ |
---|
141 | #define CAN1_UCCNT 0xffc032c4 /* CAN Controller 1 Universal Counter Register */ |
---|
142 | #define CAN1_UCRC 0xffc032c8 /* Universal Counter Reload/Capture Register */ |
---|
143 | #define CAN1_UCCNF 0xffc032cc /* CAN Controller 1 Universal Counter Configuration Register */ |
---|
144 | |
---|
145 | /* CAN Controller 1 Mailbox Acceptance Registers */ |
---|
146 | |
---|
147 | #define CAN1_AM00L 0xffc03300 /* CAN Controller 1 Mailbox 0 Acceptance Mask High Register */ |
---|
148 | #define CAN1_AM00H 0xffc03304 /* CAN Controller 1 Mailbox 0 Acceptance Mask Low Register */ |
---|
149 | #define CAN1_AM01L 0xffc03308 /* CAN Controller 1 Mailbox 1 Acceptance Mask High Register */ |
---|
150 | #define CAN1_AM01H 0xffc0330c /* CAN Controller 1 Mailbox 1 Acceptance Mask Low Register */ |
---|
151 | #define CAN1_AM02L 0xffc03310 /* CAN Controller 1 Mailbox 2 Acceptance Mask High Register */ |
---|
152 | #define CAN1_AM02H 0xffc03314 /* CAN Controller 1 Mailbox 2 Acceptance Mask Low Register */ |
---|
153 | #define CAN1_AM03L 0xffc03318 /* CAN Controller 1 Mailbox 3 Acceptance Mask High Register */ |
---|
154 | #define CAN1_AM03H 0xffc0331c /* CAN Controller 1 Mailbox 3 Acceptance Mask Low Register */ |
---|
155 | #define CAN1_AM04L 0xffc03320 /* CAN Controller 1 Mailbox 4 Acceptance Mask High Register */ |
---|
156 | #define CAN1_AM04H 0xffc03324 /* CAN Controller 1 Mailbox 4 Acceptance Mask Low Register */ |
---|
157 | #define CAN1_AM05L 0xffc03328 /* CAN Controller 1 Mailbox 5 Acceptance Mask High Register */ |
---|
158 | #define CAN1_AM05H 0xffc0332c /* CAN Controller 1 Mailbox 5 Acceptance Mask Low Register */ |
---|
159 | #define CAN1_AM06L 0xffc03330 /* CAN Controller 1 Mailbox 6 Acceptance Mask High Register */ |
---|
160 | #define CAN1_AM06H 0xffc03334 /* CAN Controller 1 Mailbox 6 Acceptance Mask Low Register */ |
---|
161 | #define CAN1_AM07L 0xffc03338 /* CAN Controller 1 Mailbox 7 Acceptance Mask High Register */ |
---|
162 | #define CAN1_AM07H 0xffc0333c /* CAN Controller 1 Mailbox 7 Acceptance Mask Low Register */ |
---|
163 | #define CAN1_AM08L 0xffc03340 /* CAN Controller 1 Mailbox 8 Acceptance Mask High Register */ |
---|
164 | #define CAN1_AM08H 0xffc03344 /* CAN Controller 1 Mailbox 8 Acceptance Mask Low Register */ |
---|
165 | #define CAN1_AM09L 0xffc03348 /* CAN Controller 1 Mailbox 9 Acceptance Mask High Register */ |
---|
166 | #define CAN1_AM09H 0xffc0334c /* CAN Controller 1 Mailbox 9 Acceptance Mask Low Register */ |
---|
167 | #define CAN1_AM10L 0xffc03350 /* CAN Controller 1 Mailbox 10 Acceptance Mask High Register */ |
---|
168 | #define CAN1_AM10H 0xffc03354 /* CAN Controller 1 Mailbox 10 Acceptance Mask Low Register */ |
---|
169 | #define CAN1_AM11L 0xffc03358 /* CAN Controller 1 Mailbox 11 Acceptance Mask High Register */ |
---|
170 | #define CAN1_AM11H 0xffc0335c /* CAN Controller 1 Mailbox 11 Acceptance Mask Low Register */ |
---|
171 | #define CAN1_AM12L 0xffc03360 /* CAN Controller 1 Mailbox 12 Acceptance Mask High Register */ |
---|
172 | #define CAN1_AM12H 0xffc03364 /* CAN Controller 1 Mailbox 12 Acceptance Mask Low Register */ |
---|
173 | #define CAN1_AM13L 0xffc03368 /* CAN Controller 1 Mailbox 13 Acceptance Mask High Register */ |
---|
174 | #define CAN1_AM13H 0xffc0336c /* CAN Controller 1 Mailbox 13 Acceptance Mask Low Register */ |
---|
175 | #define CAN1_AM14L 0xffc03370 /* CAN Controller 1 Mailbox 14 Acceptance Mask High Register */ |
---|
176 | #define CAN1_AM14H 0xffc03374 /* CAN Controller 1 Mailbox 14 Acceptance Mask Low Register */ |
---|
177 | #define CAN1_AM15L 0xffc03378 /* CAN Controller 1 Mailbox 15 Acceptance Mask High Register */ |
---|
178 | #define CAN1_AM15H 0xffc0337c /* CAN Controller 1 Mailbox 15 Acceptance Mask Low Register */ |
---|
179 | |
---|
180 | /* CAN Controller 1 Mailbox Acceptance Registers */ |
---|
181 | |
---|
182 | #define CAN1_AM16L 0xffc03380 /* CAN Controller 1 Mailbox 16 Acceptance Mask High Register */ |
---|
183 | #define CAN1_AM16H 0xffc03384 /* CAN Controller 1 Mailbox 16 Acceptance Mask Low Register */ |
---|
184 | #define CAN1_AM17L 0xffc03388 /* CAN Controller 1 Mailbox 17 Acceptance Mask High Register */ |
---|
185 | #define CAN1_AM17H 0xffc0338c /* CAN Controller 1 Mailbox 17 Acceptance Mask Low Register */ |
---|
186 | #define CAN1_AM18L 0xffc03390 /* CAN Controller 1 Mailbox 18 Acceptance Mask High Register */ |
---|
187 | #define CAN1_AM18H 0xffc03394 /* CAN Controller 1 Mailbox 18 Acceptance Mask Low Register */ |
---|
188 | #define CAN1_AM19L 0xffc03398 /* CAN Controller 1 Mailbox 19 Acceptance Mask High Register */ |
---|
189 | #define CAN1_AM19H 0xffc0339c /* CAN Controller 1 Mailbox 19 Acceptance Mask Low Register */ |
---|
190 | #define CAN1_AM20L 0xffc033a0 /* CAN Controller 1 Mailbox 20 Acceptance Mask High Register */ |
---|
191 | #define CAN1_AM20H 0xffc033a4 /* CAN Controller 1 Mailbox 20 Acceptance Mask Low Register */ |
---|
192 | #define CAN1_AM21L 0xffc033a8 /* CAN Controller 1 Mailbox 21 Acceptance Mask High Register */ |
---|
193 | #define CAN1_AM21H 0xffc033ac /* CAN Controller 1 Mailbox 21 Acceptance Mask Low Register */ |
---|
194 | #define CAN1_AM22L 0xffc033b0 /* CAN Controller 1 Mailbox 22 Acceptance Mask High Register */ |
---|
195 | #define CAN1_AM22H 0xffc033b4 /* CAN Controller 1 Mailbox 22 Acceptance Mask Low Register */ |
---|
196 | #define CAN1_AM23L 0xffc033b8 /* CAN Controller 1 Mailbox 23 Acceptance Mask High Register */ |
---|
197 | #define CAN1_AM23H 0xffc033bc /* CAN Controller 1 Mailbox 23 Acceptance Mask Low Register */ |
---|
198 | #define CAN1_AM24L 0xffc033c0 /* CAN Controller 1 Mailbox 24 Acceptance Mask High Register */ |
---|
199 | #define CAN1_AM24H 0xffc033c4 /* CAN Controller 1 Mailbox 24 Acceptance Mask Low Register */ |
---|
200 | #define CAN1_AM25L 0xffc033c8 /* CAN Controller 1 Mailbox 25 Acceptance Mask High Register */ |
---|
201 | #define CAN1_AM25H 0xffc033cc /* CAN Controller 1 Mailbox 25 Acceptance Mask Low Register */ |
---|
202 | #define CAN1_AM26L 0xffc033d0 /* CAN Controller 1 Mailbox 26 Acceptance Mask High Register */ |
---|
203 | #define CAN1_AM26H 0xffc033d4 /* CAN Controller 1 Mailbox 26 Acceptance Mask Low Register */ |
---|
204 | #define CAN1_AM27L 0xffc033d8 /* CAN Controller 1 Mailbox 27 Acceptance Mask High Register */ |
---|
205 | #define CAN1_AM27H 0xffc033dc /* CAN Controller 1 Mailbox 27 Acceptance Mask Low Register */ |
---|
206 | #define CAN1_AM28L 0xffc033e0 /* CAN Controller 1 Mailbox 28 Acceptance Mask High Register */ |
---|
207 | #define CAN1_AM28H 0xffc033e4 /* CAN Controller 1 Mailbox 28 Acceptance Mask Low Register */ |
---|
208 | #define CAN1_AM29L 0xffc033e8 /* CAN Controller 1 Mailbox 29 Acceptance Mask High Register */ |
---|
209 | #define CAN1_AM29H 0xffc033ec /* CAN Controller 1 Mailbox 29 Acceptance Mask Low Register */ |
---|
210 | #define CAN1_AM30L 0xffc033f0 /* CAN Controller 1 Mailbox 30 Acceptance Mask High Register */ |
---|
211 | #define CAN1_AM30H 0xffc033f4 /* CAN Controller 1 Mailbox 30 Acceptance Mask Low Register */ |
---|
212 | #define CAN1_AM31L 0xffc033f8 /* CAN Controller 1 Mailbox 31 Acceptance Mask High Register */ |
---|
213 | #define CAN1_AM31H 0xffc033fc /* CAN Controller 1 Mailbox 31 Acceptance Mask Low Register */ |
---|
214 | |
---|
215 | /* CAN Controller 1 Mailbox Data Registers */ |
---|
216 | |
---|
217 | #define CAN1_MB00_DATA0 0xffc03400 /* CAN Controller 1 Mailbox 0 Data 0 Register */ |
---|
218 | #define CAN1_MB00_DATA1 0xffc03404 /* CAN Controller 1 Mailbox 0 Data 1 Register */ |
---|
219 | #define CAN1_MB00_DATA2 0xffc03408 /* CAN Controller 1 Mailbox 0 Data 2 Register */ |
---|
220 | #define CAN1_MB00_DATA3 0xffc0340c /* CAN Controller 1 Mailbox 0 Data 3 Register */ |
---|
221 | #define CAN1_MB00_LENGTH 0xffc03410 /* CAN Controller 1 Mailbox 0 Length Register */ |
---|
222 | #define CAN1_MB00_TIMESTAMP 0xffc03414 /* CAN Controller 1 Mailbox 0 Timestamp Register */ |
---|
223 | #define CAN1_MB00_ID0 0xffc03418 /* CAN Controller 1 Mailbox 0 ID0 Register */ |
---|
224 | #define CAN1_MB00_ID1 0xffc0341c /* CAN Controller 1 Mailbox 0 ID1 Register */ |
---|
225 | #define CAN1_MB01_DATA0 0xffc03420 /* CAN Controller 1 Mailbox 1 Data 0 Register */ |
---|
226 | #define CAN1_MB01_DATA1 0xffc03424 /* CAN Controller 1 Mailbox 1 Data 1 Register */ |
---|
227 | #define CAN1_MB01_DATA2 0xffc03428 /* CAN Controller 1 Mailbox 1 Data 2 Register */ |
---|
228 | #define CAN1_MB01_DATA3 0xffc0342c /* CAN Controller 1 Mailbox 1 Data 3 Register */ |
---|
229 | #define CAN1_MB01_LENGTH 0xffc03430 /* CAN Controller 1 Mailbox 1 Length Register */ |
---|
230 | #define CAN1_MB01_TIMESTAMP 0xffc03434 /* CAN Controller 1 Mailbox 1 Timestamp Register */ |
---|
231 | #define CAN1_MB01_ID0 0xffc03438 /* CAN Controller 1 Mailbox 1 ID0 Register */ |
---|
232 | #define CAN1_MB01_ID1 0xffc0343c /* CAN Controller 1 Mailbox 1 ID1 Register */ |
---|
233 | #define CAN1_MB02_DATA0 0xffc03440 /* CAN Controller 1 Mailbox 2 Data 0 Register */ |
---|
234 | #define CAN1_MB02_DATA1 0xffc03444 /* CAN Controller 1 Mailbox 2 Data 1 Register */ |
---|
235 | #define CAN1_MB02_DATA2 0xffc03448 /* CAN Controller 1 Mailbox 2 Data 2 Register */ |
---|
236 | #define CAN1_MB02_DATA3 0xffc0344c /* CAN Controller 1 Mailbox 2 Data 3 Register */ |
---|
237 | #define CAN1_MB02_LENGTH 0xffc03450 /* CAN Controller 1 Mailbox 2 Length Register */ |
---|
238 | #define CAN1_MB02_TIMESTAMP 0xffc03454 /* CAN Controller 1 Mailbox 2 Timestamp Register */ |
---|
239 | #define CAN1_MB02_ID0 0xffc03458 /* CAN Controller 1 Mailbox 2 ID0 Register */ |
---|
240 | #define CAN1_MB02_ID1 0xffc0345c /* CAN Controller 1 Mailbox 2 ID1 Register */ |
---|
241 | #define CAN1_MB03_DATA0 0xffc03460 /* CAN Controller 1 Mailbox 3 Data 0 Register */ |
---|
242 | #define CAN1_MB03_DATA1 0xffc03464 /* CAN Controller 1 Mailbox 3 Data 1 Register */ |
---|
243 | #define CAN1_MB03_DATA2 0xffc03468 /* CAN Controller 1 Mailbox 3 Data 2 Register */ |
---|
244 | #define CAN1_MB03_DATA3 0xffc0346c /* CAN Controller 1 Mailbox 3 Data 3 Register */ |
---|
245 | #define CAN1_MB03_LENGTH 0xffc03470 /* CAN Controller 1 Mailbox 3 Length Register */ |
---|
246 | #define CAN1_MB03_TIMESTAMP 0xffc03474 /* CAN Controller 1 Mailbox 3 Timestamp Register */ |
---|
247 | #define CAN1_MB03_ID0 0xffc03478 /* CAN Controller 1 Mailbox 3 ID0 Register */ |
---|
248 | #define CAN1_MB03_ID1 0xffc0347c /* CAN Controller 1 Mailbox 3 ID1 Register */ |
---|
249 | #define CAN1_MB04_DATA0 0xffc03480 /* CAN Controller 1 Mailbox 4 Data 0 Register */ |
---|
250 | #define CAN1_MB04_DATA1 0xffc03484 /* CAN Controller 1 Mailbox 4 Data 1 Register */ |
---|
251 | #define CAN1_MB04_DATA2 0xffc03488 /* CAN Controller 1 Mailbox 4 Data 2 Register */ |
---|
252 | #define CAN1_MB04_DATA3 0xffc0348c /* CAN Controller 1 Mailbox 4 Data 3 Register */ |
---|
253 | #define CAN1_MB04_LENGTH 0xffc03490 /* CAN Controller 1 Mailbox 4 Length Register */ |
---|
254 | #define CAN1_MB04_TIMESTAMP 0xffc03494 /* CAN Controller 1 Mailbox 4 Timestamp Register */ |
---|
255 | #define CAN1_MB04_ID0 0xffc03498 /* CAN Controller 1 Mailbox 4 ID0 Register */ |
---|
256 | #define CAN1_MB04_ID1 0xffc0349c /* CAN Controller 1 Mailbox 4 ID1 Register */ |
---|
257 | #define CAN1_MB05_DATA0 0xffc034a0 /* CAN Controller 1 Mailbox 5 Data 0 Register */ |
---|
258 | #define CAN1_MB05_DATA1 0xffc034a4 /* CAN Controller 1 Mailbox 5 Data 1 Register */ |
---|
259 | #define CAN1_MB05_DATA2 0xffc034a8 /* CAN Controller 1 Mailbox 5 Data 2 Register */ |
---|
260 | #define CAN1_MB05_DATA3 0xffc034ac /* CAN Controller 1 Mailbox 5 Data 3 Register */ |
---|
261 | #define CAN1_MB05_LENGTH 0xffc034b0 /* CAN Controller 1 Mailbox 5 Length Register */ |
---|
262 | #define CAN1_MB05_TIMESTAMP 0xffc034b4 /* CAN Controller 1 Mailbox 5 Timestamp Register */ |
---|
263 | #define CAN1_MB05_ID0 0xffc034b8 /* CAN Controller 1 Mailbox 5 ID0 Register */ |
---|
264 | #define CAN1_MB05_ID1 0xffc034bc /* CAN Controller 1 Mailbox 5 ID1 Register */ |
---|
265 | #define CAN1_MB06_DATA0 0xffc034c0 /* CAN Controller 1 Mailbox 6 Data 0 Register */ |
---|
266 | #define CAN1_MB06_DATA1 0xffc034c4 /* CAN Controller 1 Mailbox 6 Data 1 Register */ |
---|
267 | #define CAN1_MB06_DATA2 0xffc034c8 /* CAN Controller 1 Mailbox 6 Data 2 Register */ |
---|
268 | #define CAN1_MB06_DATA3 0xffc034cc /* CAN Controller 1 Mailbox 6 Data 3 Register */ |
---|
269 | #define CAN1_MB06_LENGTH 0xffc034d0 /* CAN Controller 1 Mailbox 6 Length Register */ |
---|
270 | #define CAN1_MB06_TIMESTAMP 0xffc034d4 /* CAN Controller 1 Mailbox 6 Timestamp Register */ |
---|
271 | #define CAN1_MB06_ID0 0xffc034d8 /* CAN Controller 1 Mailbox 6 ID0 Register */ |
---|
272 | #define CAN1_MB06_ID1 0xffc034dc /* CAN Controller 1 Mailbox 6 ID1 Register */ |
---|
273 | #define CAN1_MB07_DATA0 0xffc034e0 /* CAN Controller 1 Mailbox 7 Data 0 Register */ |
---|
274 | #define CAN1_MB07_DATA1 0xffc034e4 /* CAN Controller 1 Mailbox 7 Data 1 Register */ |
---|
275 | #define CAN1_MB07_DATA2 0xffc034e8 /* CAN Controller 1 Mailbox 7 Data 2 Register */ |
---|
276 | #define CAN1_MB07_DATA3 0xffc034ec /* CAN Controller 1 Mailbox 7 Data 3 Register */ |
---|
277 | #define CAN1_MB07_LENGTH 0xffc034f0 /* CAN Controller 1 Mailbox 7 Length Register */ |
---|
278 | #define CAN1_MB07_TIMESTAMP 0xffc034f4 /* CAN Controller 1 Mailbox 7 Timestamp Register */ |
---|
279 | #define CAN1_MB07_ID0 0xffc034f8 /* CAN Controller 1 Mailbox 7 ID0 Register */ |
---|
280 | #define CAN1_MB07_ID1 0xffc034fc /* CAN Controller 1 Mailbox 7 ID1 Register */ |
---|
281 | #define CAN1_MB08_DATA0 0xffc03500 /* CAN Controller 1 Mailbox 8 Data 0 Register */ |
---|
282 | #define CAN1_MB08_DATA1 0xffc03504 /* CAN Controller 1 Mailbox 8 Data 1 Register */ |
---|
283 | #define CAN1_MB08_DATA2 0xffc03508 /* CAN Controller 1 Mailbox 8 Data 2 Register */ |
---|
284 | #define CAN1_MB08_DATA3 0xffc0350c /* CAN Controller 1 Mailbox 8 Data 3 Register */ |
---|
285 | #define CAN1_MB08_LENGTH 0xffc03510 /* CAN Controller 1 Mailbox 8 Length Register */ |
---|
286 | #define CAN1_MB08_TIMESTAMP 0xffc03514 /* CAN Controller 1 Mailbox 8 Timestamp Register */ |
---|
287 | #define CAN1_MB08_ID0 0xffc03518 /* CAN Controller 1 Mailbox 8 ID0 Register */ |
---|
288 | #define CAN1_MB08_ID1 0xffc0351c /* CAN Controller 1 Mailbox 8 ID1 Register */ |
---|
289 | #define CAN1_MB09_DATA0 0xffc03520 /* CAN Controller 1 Mailbox 9 Data 0 Register */ |
---|
290 | #define CAN1_MB09_DATA1 0xffc03524 /* CAN Controller 1 Mailbox 9 Data 1 Register */ |
---|
291 | #define CAN1_MB09_DATA2 0xffc03528 /* CAN Controller 1 Mailbox 9 Data 2 Register */ |
---|
292 | #define CAN1_MB09_DATA3 0xffc0352c /* CAN Controller 1 Mailbox 9 Data 3 Register */ |
---|
293 | #define CAN1_MB09_LENGTH 0xffc03530 /* CAN Controller 1 Mailbox 9 Length Register */ |
---|
294 | #define CAN1_MB09_TIMESTAMP 0xffc03534 /* CAN Controller 1 Mailbox 9 Timestamp Register */ |
---|
295 | #define CAN1_MB09_ID0 0xffc03538 /* CAN Controller 1 Mailbox 9 ID0 Register */ |
---|
296 | #define CAN1_MB09_ID1 0xffc0353c /* CAN Controller 1 Mailbox 9 ID1 Register */ |
---|
297 | #define CAN1_MB10_DATA0 0xffc03540 /* CAN Controller 1 Mailbox 10 Data 0 Register */ |
---|
298 | #define CAN1_MB10_DATA1 0xffc03544 /* CAN Controller 1 Mailbox 10 Data 1 Register */ |
---|
299 | #define CAN1_MB10_DATA2 0xffc03548 /* CAN Controller 1 Mailbox 10 Data 2 Register */ |
---|
300 | #define CAN1_MB10_DATA3 0xffc0354c /* CAN Controller 1 Mailbox 10 Data 3 Register */ |
---|
301 | #define CAN1_MB10_LENGTH 0xffc03550 /* CAN Controller 1 Mailbox 10 Length Register */ |
---|
302 | #define CAN1_MB10_TIMESTAMP 0xffc03554 /* CAN Controller 1 Mailbox 10 Timestamp Register */ |
---|
303 | #define CAN1_MB10_ID0 0xffc03558 /* CAN Controller 1 Mailbox 10 ID0 Register */ |
---|
304 | #define CAN1_MB10_ID1 0xffc0355c /* CAN Controller 1 Mailbox 10 ID1 Register */ |
---|
305 | #define CAN1_MB11_DATA0 0xffc03560 /* CAN Controller 1 Mailbox 11 Data 0 Register */ |
---|
306 | #define CAN1_MB11_DATA1 0xffc03564 /* CAN Controller 1 Mailbox 11 Data 1 Register */ |
---|
307 | #define CAN1_MB11_DATA2 0xffc03568 /* CAN Controller 1 Mailbox 11 Data 2 Register */ |
---|
308 | #define CAN1_MB11_DATA3 0xffc0356c /* CAN Controller 1 Mailbox 11 Data 3 Register */ |
---|
309 | #define CAN1_MB11_LENGTH 0xffc03570 /* CAN Controller 1 Mailbox 11 Length Register */ |
---|
310 | #define CAN1_MB11_TIMESTAMP 0xffc03574 /* CAN Controller 1 Mailbox 11 Timestamp Register */ |
---|
311 | #define CAN1_MB11_ID0 0xffc03578 /* CAN Controller 1 Mailbox 11 ID0 Register */ |
---|
312 | #define CAN1_MB11_ID1 0xffc0357c /* CAN Controller 1 Mailbox 11 ID1 Register */ |
---|
313 | #define CAN1_MB12_DATA0 0xffc03580 /* CAN Controller 1 Mailbox 12 Data 0 Register */ |
---|
314 | #define CAN1_MB12_DATA1 0xffc03584 /* CAN Controller 1 Mailbox 12 Data 1 Register */ |
---|
315 | #define CAN1_MB12_DATA2 0xffc03588 /* CAN Controller 1 Mailbox 12 Data 2 Register */ |
---|
316 | #define CAN1_MB12_DATA3 0xffc0358c /* CAN Controller 1 Mailbox 12 Data 3 Register */ |
---|
317 | #define CAN1_MB12_LENGTH 0xffc03590 /* CAN Controller 1 Mailbox 12 Length Register */ |
---|
318 | #define CAN1_MB12_TIMESTAMP 0xffc03594 /* CAN Controller 1 Mailbox 12 Timestamp Register */ |
---|
319 | #define CAN1_MB12_ID0 0xffc03598 /* CAN Controller 1 Mailbox 12 ID0 Register */ |
---|
320 | #define CAN1_MB12_ID1 0xffc0359c /* CAN Controller 1 Mailbox 12 ID1 Register */ |
---|
321 | #define CAN1_MB13_DATA0 0xffc035a0 /* CAN Controller 1 Mailbox 13 Data 0 Register */ |
---|
322 | #define CAN1_MB13_DATA1 0xffc035a4 /* CAN Controller 1 Mailbox 13 Data 1 Register */ |
---|
323 | #define CAN1_MB13_DATA2 0xffc035a8 /* CAN Controller 1 Mailbox 13 Data 2 Register */ |
---|
324 | #define CAN1_MB13_DATA3 0xffc035ac /* CAN Controller 1 Mailbox 13 Data 3 Register */ |
---|
325 | #define CAN1_MB13_LENGTH 0xffc035b0 /* CAN Controller 1 Mailbox 13 Length Register */ |
---|
326 | #define CAN1_MB13_TIMESTAMP 0xffc035b4 /* CAN Controller 1 Mailbox 13 Timestamp Register */ |
---|
327 | #define CAN1_MB13_ID0 0xffc035b8 /* CAN Controller 1 Mailbox 13 ID0 Register */ |
---|
328 | #define CAN1_MB13_ID1 0xffc035bc /* CAN Controller 1 Mailbox 13 ID1 Register */ |
---|
329 | #define CAN1_MB14_DATA0 0xffc035c0 /* CAN Controller 1 Mailbox 14 Data 0 Register */ |
---|
330 | #define CAN1_MB14_DATA1 0xffc035c4 /* CAN Controller 1 Mailbox 14 Data 1 Register */ |
---|
331 | #define CAN1_MB14_DATA2 0xffc035c8 /* CAN Controller 1 Mailbox 14 Data 2 Register */ |
---|
332 | #define CAN1_MB14_DATA3 0xffc035cc /* CAN Controller 1 Mailbox 14 Data 3 Register */ |
---|
333 | #define CAN1_MB14_LENGTH 0xffc035d0 /* CAN Controller 1 Mailbox 14 Length Register */ |
---|
334 | #define CAN1_MB14_TIMESTAMP 0xffc035d4 /* CAN Controller 1 Mailbox 14 Timestamp Register */ |
---|
335 | #define CAN1_MB14_ID0 0xffc035d8 /* CAN Controller 1 Mailbox 14 ID0 Register */ |
---|
336 | #define CAN1_MB14_ID1 0xffc035dc /* CAN Controller 1 Mailbox 14 ID1 Register */ |
---|
337 | #define CAN1_MB15_DATA0 0xffc035e0 /* CAN Controller 1 Mailbox 15 Data 0 Register */ |
---|
338 | #define CAN1_MB15_DATA1 0xffc035e4 /* CAN Controller 1 Mailbox 15 Data 1 Register */ |
---|
339 | #define CAN1_MB15_DATA2 0xffc035e8 /* CAN Controller 1 Mailbox 15 Data 2 Register */ |
---|
340 | #define CAN1_MB15_DATA3 0xffc035ec /* CAN Controller 1 Mailbox 15 Data 3 Register */ |
---|
341 | #define CAN1_MB15_LENGTH 0xffc035f0 /* CAN Controller 1 Mailbox 15 Length Register */ |
---|
342 | #define CAN1_MB15_TIMESTAMP 0xffc035f4 /* CAN Controller 1 Mailbox 15 Timestamp Register */ |
---|
343 | #define CAN1_MB15_ID0 0xffc035f8 /* CAN Controller 1 Mailbox 15 ID0 Register */ |
---|
344 | #define CAN1_MB15_ID1 0xffc035fc /* CAN Controller 1 Mailbox 15 ID1 Register */ |
---|
345 | |
---|
346 | /* CAN Controller 1 Mailbox Data Registers */ |
---|
347 | |
---|
348 | #define CAN1_MB16_DATA0 0xffc03600 /* CAN Controller 1 Mailbox 16 Data 0 Register */ |
---|
349 | #define CAN1_MB16_DATA1 0xffc03604 /* CAN Controller 1 Mailbox 16 Data 1 Register */ |
---|
350 | #define CAN1_MB16_DATA2 0xffc03608 /* CAN Controller 1 Mailbox 16 Data 2 Register */ |
---|
351 | #define CAN1_MB16_DATA3 0xffc0360c /* CAN Controller 1 Mailbox 16 Data 3 Register */ |
---|
352 | #define CAN1_MB16_LENGTH 0xffc03610 /* CAN Controller 1 Mailbox 16 Length Register */ |
---|
353 | #define CAN1_MB16_TIMESTAMP 0xffc03614 /* CAN Controller 1 Mailbox 16 Timestamp Register */ |
---|
354 | #define CAN1_MB16_ID0 0xffc03618 /* CAN Controller 1 Mailbox 16 ID0 Register */ |
---|
355 | #define CAN1_MB16_ID1 0xffc0361c /* CAN Controller 1 Mailbox 16 ID1 Register */ |
---|
356 | #define CAN1_MB17_DATA0 0xffc03620 /* CAN Controller 1 Mailbox 17 Data 0 Register */ |
---|
357 | #define CAN1_MB17_DATA1 0xffc03624 /* CAN Controller 1 Mailbox 17 Data 1 Register */ |
---|
358 | #define CAN1_MB17_DATA2 0xffc03628 /* CAN Controller 1 Mailbox 17 Data 2 Register */ |
---|
359 | #define CAN1_MB17_DATA3 0xffc0362c /* CAN Controller 1 Mailbox 17 Data 3 Register */ |
---|
360 | #define CAN1_MB17_LENGTH 0xffc03630 /* CAN Controller 1 Mailbox 17 Length Register */ |
---|
361 | #define CAN1_MB17_TIMESTAMP 0xffc03634 /* CAN Controller 1 Mailbox 17 Timestamp Register */ |
---|
362 | #define CAN1_MB17_ID0 0xffc03638 /* CAN Controller 1 Mailbox 17 ID0 Register */ |
---|
363 | #define CAN1_MB17_ID1 0xffc0363c /* CAN Controller 1 Mailbox 17 ID1 Register */ |
---|
364 | #define CAN1_MB18_DATA0 0xffc03640 /* CAN Controller 1 Mailbox 18 Data 0 Register */ |
---|
365 | #define CAN1_MB18_DATA1 0xffc03644 /* CAN Controller 1 Mailbox 18 Data 1 Register */ |
---|
366 | #define CAN1_MB18_DATA2 0xffc03648 /* CAN Controller 1 Mailbox 18 Data 2 Register */ |
---|
367 | #define CAN1_MB18_DATA3 0xffc0364c /* CAN Controller 1 Mailbox 18 Data 3 Register */ |
---|
368 | #define CAN1_MB18_LENGTH 0xffc03650 /* CAN Controller 1 Mailbox 18 Length Register */ |
---|
369 | #define CAN1_MB18_TIMESTAMP 0xffc03654 /* CAN Controller 1 Mailbox 18 Timestamp Register */ |
---|
370 | #define CAN1_MB18_ID0 0xffc03658 /* CAN Controller 1 Mailbox 18 ID0 Register */ |
---|
371 | #define CAN1_MB18_ID1 0xffc0365c /* CAN Controller 1 Mailbox 18 ID1 Register */ |
---|
372 | #define CAN1_MB19_DATA0 0xffc03660 /* CAN Controller 1 Mailbox 19 Data 0 Register */ |
---|
373 | #define CAN1_MB19_DATA1 0xffc03664 /* CAN Controller 1 Mailbox 19 Data 1 Register */ |
---|
374 | #define CAN1_MB19_DATA2 0xffc03668 /* CAN Controller 1 Mailbox 19 Data 2 Register */ |
---|
375 | #define CAN1_MB19_DATA3 0xffc0366c /* CAN Controller 1 Mailbox 19 Data 3 Register */ |
---|
376 | #define CAN1_MB19_LENGTH 0xffc03670 /* CAN Controller 1 Mailbox 19 Length Register */ |
---|
377 | #define CAN1_MB19_TIMESTAMP 0xffc03674 /* CAN Controller 1 Mailbox 19 Timestamp Register */ |
---|
378 | #define CAN1_MB19_ID0 0xffc03678 /* CAN Controller 1 Mailbox 19 ID0 Register */ |
---|
379 | #define CAN1_MB19_ID1 0xffc0367c /* CAN Controller 1 Mailbox 19 ID1 Register */ |
---|
380 | #define CAN1_MB20_DATA0 0xffc03680 /* CAN Controller 1 Mailbox 20 Data 0 Register */ |
---|
381 | #define CAN1_MB20_DATA1 0xffc03684 /* CAN Controller 1 Mailbox 20 Data 1 Register */ |
---|
382 | #define CAN1_MB20_DATA2 0xffc03688 /* CAN Controller 1 Mailbox 20 Data 2 Register */ |
---|
383 | #define CAN1_MB20_DATA3 0xffc0368c /* CAN Controller 1 Mailbox 20 Data 3 Register */ |
---|
384 | #define CAN1_MB20_LENGTH 0xffc03690 /* CAN Controller 1 Mailbox 20 Length Register */ |
---|
385 | #define CAN1_MB20_TIMESTAMP 0xffc03694 /* CAN Controller 1 Mailbox 20 Timestamp Register */ |
---|
386 | #define CAN1_MB20_ID0 0xffc03698 /* CAN Controller 1 Mailbox 20 ID0 Register */ |
---|
387 | #define CAN1_MB20_ID1 0xffc0369c /* CAN Controller 1 Mailbox 20 ID1 Register */ |
---|
388 | #define CAN1_MB21_DATA0 0xffc036a0 /* CAN Controller 1 Mailbox 21 Data 0 Register */ |
---|
389 | #define CAN1_MB21_DATA1 0xffc036a4 /* CAN Controller 1 Mailbox 21 Data 1 Register */ |
---|
390 | #define CAN1_MB21_DATA2 0xffc036a8 /* CAN Controller 1 Mailbox 21 Data 2 Register */ |
---|
391 | #define CAN1_MB21_DATA3 0xffc036ac /* CAN Controller 1 Mailbox 21 Data 3 Register */ |
---|
392 | #define CAN1_MB21_LENGTH 0xffc036b0 /* CAN Controller 1 Mailbox 21 Length Register */ |
---|
393 | #define CAN1_MB21_TIMESTAMP 0xffc036b4 /* CAN Controller 1 Mailbox 21 Timestamp Register */ |
---|
394 | #define CAN1_MB21_ID0 0xffc036b8 /* CAN Controller 1 Mailbox 21 ID0 Register */ |
---|
395 | #define CAN1_MB21_ID1 0xffc036bc /* CAN Controller 1 Mailbox 21 ID1 Register */ |
---|
396 | #define CAN1_MB22_DATA0 0xffc036c0 /* CAN Controller 1 Mailbox 22 Data 0 Register */ |
---|
397 | #define CAN1_MB22_DATA1 0xffc036c4 /* CAN Controller 1 Mailbox 22 Data 1 Register */ |
---|
398 | #define CAN1_MB22_DATA2 0xffc036c8 /* CAN Controller 1 Mailbox 22 Data 2 Register */ |
---|
399 | #define CAN1_MB22_DATA3 0xffc036cc /* CAN Controller 1 Mailbox 22 Data 3 Register */ |
---|
400 | #define CAN1_MB22_LENGTH 0xffc036d0 /* CAN Controller 1 Mailbox 22 Length Register */ |
---|
401 | #define CAN1_MB22_TIMESTAMP 0xffc036d4 /* CAN Controller 1 Mailbox 22 Timestamp Register */ |
---|
402 | #define CAN1_MB22_ID0 0xffc036d8 /* CAN Controller 1 Mailbox 22 ID0 Register */ |
---|
403 | #define CAN1_MB22_ID1 0xffc036dc /* CAN Controller 1 Mailbox 22 ID1 Register */ |
---|
404 | #define CAN1_MB23_DATA0 0xffc036e0 /* CAN Controller 1 Mailbox 23 Data 0 Register */ |
---|
405 | #define CAN1_MB23_DATA1 0xffc036e4 /* CAN Controller 1 Mailbox 23 Data 1 Register */ |
---|
406 | #define CAN1_MB23_DATA2 0xffc036e8 /* CAN Controller 1 Mailbox 23 Data 2 Register */ |
---|
407 | #define CAN1_MB23_DATA3 0xffc036ec /* CAN Controller 1 Mailbox 23 Data 3 Register */ |
---|
408 | #define CAN1_MB23_LENGTH 0xffc036f0 /* CAN Controller 1 Mailbox 23 Length Register */ |
---|
409 | #define CAN1_MB23_TIMESTAMP 0xffc036f4 /* CAN Controller 1 Mailbox 23 Timestamp Register */ |
---|
410 | #define CAN1_MB23_ID0 0xffc036f8 /* CAN Controller 1 Mailbox 23 ID0 Register */ |
---|
411 | #define CAN1_MB23_ID1 0xffc036fc /* CAN Controller 1 Mailbox 23 ID1 Register */ |
---|
412 | #define CAN1_MB24_DATA0 0xffc03700 /* CAN Controller 1 Mailbox 24 Data 0 Register */ |
---|
413 | #define CAN1_MB24_DATA1 0xffc03704 /* CAN Controller 1 Mailbox 24 Data 1 Register */ |
---|
414 | #define CAN1_MB24_DATA2 0xffc03708 /* CAN Controller 1 Mailbox 24 Data 2 Register */ |
---|
415 | #define CAN1_MB24_DATA3 0xffc0370c /* CAN Controller 1 Mailbox 24 Data 3 Register */ |
---|
416 | #define CAN1_MB24_LENGTH 0xffc03710 /* CAN Controller 1 Mailbox 24 Length Register */ |
---|
417 | #define CAN1_MB24_TIMESTAMP 0xffc03714 /* CAN Controller 1 Mailbox 24 Timestamp Register */ |
---|
418 | #define CAN1_MB24_ID0 0xffc03718 /* CAN Controller 1 Mailbox 24 ID0 Register */ |
---|
419 | #define CAN1_MB24_ID1 0xffc0371c /* CAN Controller 1 Mailbox 24 ID1 Register */ |
---|
420 | #define CAN1_MB25_DATA0 0xffc03720 /* CAN Controller 1 Mailbox 25 Data 0 Register */ |
---|
421 | #define CAN1_MB25_DATA1 0xffc03724 /* CAN Controller 1 Mailbox 25 Data 1 Register */ |
---|
422 | #define CAN1_MB25_DATA2 0xffc03728 /* CAN Controller 1 Mailbox 25 Data 2 Register */ |
---|
423 | #define CAN1_MB25_DATA3 0xffc0372c /* CAN Controller 1 Mailbox 25 Data 3 Register */ |
---|
424 | #define CAN1_MB25_LENGTH 0xffc03730 /* CAN Controller 1 Mailbox 25 Length Register */ |
---|
425 | #define CAN1_MB25_TIMESTAMP 0xffc03734 /* CAN Controller 1 Mailbox 25 Timestamp Register */ |
---|
426 | #define CAN1_MB25_ID0 0xffc03738 /* CAN Controller 1 Mailbox 25 ID0 Register */ |
---|
427 | #define CAN1_MB25_ID1 0xffc0373c /* CAN Controller 1 Mailbox 25 ID1 Register */ |
---|
428 | #define CAN1_MB26_DATA0 0xffc03740 /* CAN Controller 1 Mailbox 26 Data 0 Register */ |
---|
429 | #define CAN1_MB26_DATA1 0xffc03744 /* CAN Controller 1 Mailbox 26 Data 1 Register */ |
---|
430 | #define CAN1_MB26_DATA2 0xffc03748 /* CAN Controller 1 Mailbox 26 Data 2 Register */ |
---|
431 | #define CAN1_MB26_DATA3 0xffc0374c /* CAN Controller 1 Mailbox 26 Data 3 Register */ |
---|
432 | #define CAN1_MB26_LENGTH 0xffc03750 /* CAN Controller 1 Mailbox 26 Length Register */ |
---|
433 | #define CAN1_MB26_TIMESTAMP 0xffc03754 /* CAN Controller 1 Mailbox 26 Timestamp Register */ |
---|
434 | #define CAN1_MB26_ID0 0xffc03758 /* CAN Controller 1 Mailbox 26 ID0 Register */ |
---|
435 | #define CAN1_MB26_ID1 0xffc0375c /* CAN Controller 1 Mailbox 26 ID1 Register */ |
---|
436 | #define CAN1_MB27_DATA0 0xffc03760 /* CAN Controller 1 Mailbox 27 Data 0 Register */ |
---|
437 | #define CAN1_MB27_DATA1 0xffc03764 /* CAN Controller 1 Mailbox 27 Data 1 Register */ |
---|
438 | #define CAN1_MB27_DATA2 0xffc03768 /* CAN Controller 1 Mailbox 27 Data 2 Register */ |
---|
439 | #define CAN1_MB27_DATA3 0xffc0376c /* CAN Controller 1 Mailbox 27 Data 3 Register */ |
---|
440 | #define CAN1_MB27_LENGTH 0xffc03770 /* CAN Controller 1 Mailbox 27 Length Register */ |
---|
441 | #define CAN1_MB27_TIMESTAMP 0xffc03774 /* CAN Controller 1 Mailbox 27 Timestamp Register */ |
---|
442 | #define CAN1_MB27_ID0 0xffc03778 /* CAN Controller 1 Mailbox 27 ID0 Register */ |
---|
443 | #define CAN1_MB27_ID1 0xffc0377c /* CAN Controller 1 Mailbox 27 ID1 Register */ |
---|
444 | #define CAN1_MB28_DATA0 0xffc03780 /* CAN Controller 1 Mailbox 28 Data 0 Register */ |
---|
445 | #define CAN1_MB28_DATA1 0xffc03784 /* CAN Controller 1 Mailbox 28 Data 1 Register */ |
---|
446 | #define CAN1_MB28_DATA2 0xffc03788 /* CAN Controller 1 Mailbox 28 Data 2 Register */ |
---|
447 | #define CAN1_MB28_DATA3 0xffc0378c /* CAN Controller 1 Mailbox 28 Data 3 Register */ |
---|
448 | #define CAN1_MB28_LENGTH 0xffc03790 /* CAN Controller 1 Mailbox 28 Length Register */ |
---|
449 | #define CAN1_MB28_TIMESTAMP 0xffc03794 /* CAN Controller 1 Mailbox 28 Timestamp Register */ |
---|
450 | #define CAN1_MB28_ID0 0xffc03798 /* CAN Controller 1 Mailbox 28 ID0 Register */ |
---|
451 | #define CAN1_MB28_ID1 0xffc0379c /* CAN Controller 1 Mailbox 28 ID1 Register */ |
---|
452 | #define CAN1_MB29_DATA0 0xffc037a0 /* CAN Controller 1 Mailbox 29 Data 0 Register */ |
---|
453 | #define CAN1_MB29_DATA1 0xffc037a4 /* CAN Controller 1 Mailbox 29 Data 1 Register */ |
---|
454 | #define CAN1_MB29_DATA2 0xffc037a8 /* CAN Controller 1 Mailbox 29 Data 2 Register */ |
---|
455 | #define CAN1_MB29_DATA3 0xffc037ac /* CAN Controller 1 Mailbox 29 Data 3 Register */ |
---|
456 | #define CAN1_MB29_LENGTH 0xffc037b0 /* CAN Controller 1 Mailbox 29 Length Register */ |
---|
457 | #define CAN1_MB29_TIMESTAMP 0xffc037b4 /* CAN Controller 1 Mailbox 29 Timestamp Register */ |
---|
458 | #define CAN1_MB29_ID0 0xffc037b8 /* CAN Controller 1 Mailbox 29 ID0 Register */ |
---|
459 | #define CAN1_MB29_ID1 0xffc037bc /* CAN Controller 1 Mailbox 29 ID1 Register */ |
---|
460 | #define CAN1_MB30_DATA0 0xffc037c0 /* CAN Controller 1 Mailbox 30 Data 0 Register */ |
---|
461 | #define CAN1_MB30_DATA1 0xffc037c4 /* CAN Controller 1 Mailbox 30 Data 1 Register */ |
---|
462 | #define CAN1_MB30_DATA2 0xffc037c8 /* CAN Controller 1 Mailbox 30 Data 2 Register */ |
---|
463 | #define CAN1_MB30_DATA3 0xffc037cc /* CAN Controller 1 Mailbox 30 Data 3 Register */ |
---|
464 | #define CAN1_MB30_LENGTH 0xffc037d0 /* CAN Controller 1 Mailbox 30 Length Register */ |
---|
465 | #define CAN1_MB30_TIMESTAMP 0xffc037d4 /* CAN Controller 1 Mailbox 30 Timestamp Register */ |
---|
466 | #define CAN1_MB30_ID0 0xffc037d8 /* CAN Controller 1 Mailbox 30 ID0 Register */ |
---|
467 | #define CAN1_MB30_ID1 0xffc037dc /* CAN Controller 1 Mailbox 30 ID1 Register */ |
---|
468 | #define CAN1_MB31_DATA0 0xffc037e0 /* CAN Controller 1 Mailbox 31 Data 0 Register */ |
---|
469 | #define CAN1_MB31_DATA1 0xffc037e4 /* CAN Controller 1 Mailbox 31 Data 1 Register */ |
---|
470 | #define CAN1_MB31_DATA2 0xffc037e8 /* CAN Controller 1 Mailbox 31 Data 2 Register */ |
---|
471 | #define CAN1_MB31_DATA3 0xffc037ec /* CAN Controller 1 Mailbox 31 Data 3 Register */ |
---|
472 | #define CAN1_MB31_LENGTH 0xffc037f0 /* CAN Controller 1 Mailbox 31 Length Register */ |
---|
473 | #define CAN1_MB31_TIMESTAMP 0xffc037f4 /* CAN Controller 1 Mailbox 31 Timestamp Register */ |
---|
474 | #define CAN1_MB31_ID0 0xffc037f8 /* CAN Controller 1 Mailbox 31 ID0 Register */ |
---|
475 | #define CAN1_MB31_ID1 0xffc037fc /* CAN Controller 1 Mailbox 31 ID1 Register */ |
---|
476 | |
---|
477 | /* HOST Port Registers */ |
---|
478 | |
---|
479 | #define HOST_CONTROL 0xffc03a00 /* HOSTDP Control Register */ |
---|
480 | #define HOST_STATUS 0xffc03a04 /* HOSTDP Status Register */ |
---|
481 | #define HOST_TIMEOUT 0xffc03a08 /* HOSTDP Acknowledge Mode Timeout Register */ |
---|
482 | |
---|
483 | /* Pixel Compositor (PIXC) Registers */ |
---|
484 | |
---|
485 | #define PIXC_CTL 0xffc04400 /* Overlay enable, resampling mode, I/O data format, transparency enable, watermark level, FIFO status */ |
---|
486 | #define PIXC_PPL 0xffc04404 /* Holds the number of pixels per line of the display */ |
---|
487 | #define PIXC_LPF 0xffc04408 /* Holds the number of lines per frame of the display */ |
---|
488 | #define PIXC_AHSTART 0xffc0440c /* Contains horizontal start pixel information of the overlay data (set A) */ |
---|
489 | #define PIXC_AHEND 0xffc04410 /* Contains horizontal end pixel information of the overlay data (set A) */ |
---|
490 | #define PIXC_AVSTART 0xffc04414 /* Contains vertical start pixel information of the overlay data (set A) */ |
---|
491 | #define PIXC_AVEND 0xffc04418 /* Contains vertical end pixel information of the overlay data (set A) */ |
---|
492 | #define PIXC_ATRANSP 0xffc0441c /* Contains the transparency ratio (set A) */ |
---|
493 | #define PIXC_BHSTART 0xffc04420 /* Contains horizontal start pixel information of the overlay data (set B) */ |
---|
494 | #define PIXC_BHEND 0xffc04424 /* Contains horizontal end pixel information of the overlay data (set B) */ |
---|
495 | #define PIXC_BVSTART 0xffc04428 /* Contains vertical start pixel information of the overlay data (set B) */ |
---|
496 | #define PIXC_BVEND 0xffc0442c /* Contains vertical end pixel information of the overlay data (set B) */ |
---|
497 | #define PIXC_BTRANSP 0xffc04430 /* Contains the transparency ratio (set B) */ |
---|
498 | #define PIXC_INTRSTAT 0xffc0443c /* Overlay interrupt configuration/status */ |
---|
499 | #define PIXC_RYCON 0xffc04440 /* Color space conversion matrix register. Contains the R/Y conversion coefficients */ |
---|
500 | #define PIXC_GUCON 0xffc04444 /* Color space conversion matrix register. Contains the G/U conversion coefficients */ |
---|
501 | #define PIXC_BVCON 0xffc04448 /* Color space conversion matrix register. Contains the B/V conversion coefficients */ |
---|
502 | #define PIXC_CCBIAS 0xffc0444c /* Bias values for the color space conversion matrix */ |
---|
503 | #define PIXC_TC 0xffc04450 /* Holds the transparent color value */ |
---|
504 | |
---|
505 | /* ********************************************************** */ |
---|
506 | /* SINGLE BIT MACRO PAIRS (bit mask and negated one) */ |
---|
507 | /* and MULTI BIT READ MACROS */ |
---|
508 | /* ********************************************************** */ |
---|
509 | |
---|
510 | /* Bit masks for PIXC_CTL */ |
---|
511 | |
---|
512 | #define PIXC_EN 0x1 /* Pixel Compositor Enable */ |
---|
513 | #define nPIXC_EN 0x0 |
---|
514 | #define OVR_A_EN 0x2 /* Overlay A Enable */ |
---|
515 | #define nOVR_A_EN 0x0 |
---|
516 | #define OVR_B_EN 0x4 /* Overlay B Enable */ |
---|
517 | #define nOVR_B_EN 0x0 |
---|
518 | #define IMG_FORM 0x8 /* Image Data Format */ |
---|
519 | #define nIMG_FORM 0x0 |
---|
520 | #define OVR_FORM 0x10 /* Overlay Data Format */ |
---|
521 | #define nOVR_FORM 0x0 |
---|
522 | #define OUT_FORM 0x20 /* Output Data Format */ |
---|
523 | #define nOUT_FORM 0x0 |
---|
524 | #define UDS_MOD 0x40 /* Resampling Mode */ |
---|
525 | #define nUDS_MOD 0x0 |
---|
526 | #define TC_EN 0x80 /* Transparent Color Enable */ |
---|
527 | #define nTC_EN 0x0 |
---|
528 | #define IMG_STAT 0x300 /* Image FIFO Status */ |
---|
529 | #define OVR_STAT 0xc00 /* Overlay FIFO Status */ |
---|
530 | #define WM_LVL 0x3000 /* FIFO Watermark Level */ |
---|
531 | |
---|
532 | /* Bit masks for PIXC_AHSTART */ |
---|
533 | |
---|
534 | #define A_HSTART 0xfff /* Horizontal Start Coordinates */ |
---|
535 | |
---|
536 | /* Bit masks for PIXC_AHEND */ |
---|
537 | |
---|
538 | #define A_HEND 0xfff /* Horizontal End Coordinates */ |
---|
539 | |
---|
540 | /* Bit masks for PIXC_AVSTART */ |
---|
541 | |
---|
542 | #define A_VSTART 0x3ff /* Vertical Start Coordinates */ |
---|
543 | |
---|
544 | /* Bit masks for PIXC_AVEND */ |
---|
545 | |
---|
546 | #define A_VEND 0x3ff /* Vertical End Coordinates */ |
---|
547 | |
---|
548 | /* Bit masks for PIXC_ATRANSP */ |
---|
549 | |
---|
550 | #define A_TRANSP 0xf /* Transparency Value */ |
---|
551 | |
---|
552 | /* Bit masks for PIXC_BHSTART */ |
---|
553 | |
---|
554 | #define B_HSTART 0xfff /* Horizontal Start Coordinates */ |
---|
555 | |
---|
556 | /* Bit masks for PIXC_BHEND */ |
---|
557 | |
---|
558 | #define B_HEND 0xfff /* Horizontal End Coordinates */ |
---|
559 | |
---|
560 | /* Bit masks for PIXC_BVSTART */ |
---|
561 | |
---|
562 | #define B_VSTART 0x3ff /* Vertical Start Coordinates */ |
---|
563 | |
---|
564 | /* Bit masks for PIXC_BVEND */ |
---|
565 | |
---|
566 | #define B_VEND 0x3ff /* Vertical End Coordinates */ |
---|
567 | |
---|
568 | /* Bit masks for PIXC_BTRANSP */ |
---|
569 | |
---|
570 | #define B_TRANSP 0xf /* Transparency Value */ |
---|
571 | |
---|
572 | /* Bit masks for PIXC_INTRSTAT */ |
---|
573 | |
---|
574 | #define OVR_INT_EN 0x1 /* Interrupt at End of Last Valid Overlay */ |
---|
575 | #define nOVR_INT_EN 0x0 |
---|
576 | #define FRM_INT_EN 0x2 /* Interrupt at End of Frame */ |
---|
577 | #define nFRM_INT_EN 0x0 |
---|
578 | #define OVR_INT_STAT 0x4 /* Overlay Interrupt Status */ |
---|
579 | #define nOVR_INT_STAT 0x0 |
---|
580 | #define FRM_INT_STAT 0x8 /* Frame Interrupt Status */ |
---|
581 | #define nFRM_INT_STAT 0x0 |
---|
582 | |
---|
583 | /* Bit masks for PIXC_RYCON */ |
---|
584 | |
---|
585 | #define A11 0x3ff /* A11 in the Coefficient Matrix */ |
---|
586 | #define A12 0xffc00 /* A12 in the Coefficient Matrix */ |
---|
587 | #define A13 0x3ff00000 /* A13 in the Coefficient Matrix */ |
---|
588 | #define RY_MULT4 0x40000000 /* Multiply Row by 4 */ |
---|
589 | #define nRY_MULT4 0x0 |
---|
590 | |
---|
591 | /* Bit masks for PIXC_GUCON */ |
---|
592 | |
---|
593 | #define A21 0x3ff /* A21 in the Coefficient Matrix */ |
---|
594 | #define A22 0xffc00 /* A22 in the Coefficient Matrix */ |
---|
595 | #define A23 0x3ff00000 /* A23 in the Coefficient Matrix */ |
---|
596 | #define GU_MULT4 0x40000000 /* Multiply Row by 4 */ |
---|
597 | #define nGU_MULT4 0x0 |
---|
598 | |
---|
599 | /* Bit masks for PIXC_BVCON */ |
---|
600 | |
---|
601 | #define A31 0x3ff /* A31 in the Coefficient Matrix */ |
---|
602 | #define A32 0xffc00 /* A32 in the Coefficient Matrix */ |
---|
603 | #define A33 0x3ff00000 /* A33 in the Coefficient Matrix */ |
---|
604 | #define BV_MULT4 0x40000000 /* Multiply Row by 4 */ |
---|
605 | #define nBV_MULT4 0x0 |
---|
606 | |
---|
607 | /* Bit masks for PIXC_CCBIAS */ |
---|
608 | |
---|
609 | #define A14 0x3ff /* A14 in the Bias Vector */ |
---|
610 | #define A24 0xffc00 /* A24 in the Bias Vector */ |
---|
611 | #define A34 0x3ff00000 /* A34 in the Bias Vector */ |
---|
612 | |
---|
613 | /* Bit masks for PIXC_TC */ |
---|
614 | |
---|
615 | #define RY_TRANS 0xff /* Transparent Color - R/Y Component */ |
---|
616 | #define GU_TRANS 0xff00 /* Transparent Color - G/U Component */ |
---|
617 | #define BV_TRANS 0xff0000 /* Transparent Color - B/V Component */ |
---|
618 | |
---|
619 | /* Bit masks for HOST_CONTROL */ |
---|
620 | |
---|
621 | #define HOSTDP_EN 0x1 /* HOSTDP Enable */ |
---|
622 | #define nHOSTDP_EN 0x0 |
---|
623 | #define HOSTDP_END 0x2 /* Host Endianess */ |
---|
624 | #define nHOSTDP_END 0x0 |
---|
625 | #define HOSTDP_DATA_SIZE 0x4 /* Data Size */ |
---|
626 | #define nHOSTDP_DATA_SIZE 0x0 |
---|
627 | #define HOSTDP_RST 0x8 /* HOSTDP Reset */ |
---|
628 | #define nHOSTDP_RST 0x0 |
---|
629 | #define HRDY_OVR 0x20 /* HRDY Override */ |
---|
630 | #define nHRDY_OVR 0x0 |
---|
631 | #define INT_MODE 0x40 /* Interrupt Mode */ |
---|
632 | #define nINT_MODE 0x0 |
---|
633 | #define BT_EN 0x80 /* Bus Timeout Enable */ |
---|
634 | #define nBT_EN 0x0 |
---|
635 | #define EHW 0x100 /* Enable Host Write */ |
---|
636 | #define nEHW 0x0 |
---|
637 | #define EHR 0x200 /* Enable Host Read */ |
---|
638 | #define nEHR 0x0 |
---|
639 | #define BDR 0x400 /* Burst DMA Requests */ |
---|
640 | #define nBDR 0x0 |
---|
641 | |
---|
642 | /* Bit masks for HOST_STATUS */ |
---|
643 | |
---|
644 | #define DMA_RDY 0x1 /* DMA Ready */ |
---|
645 | #define nDMA_RDY 0x0 |
---|
646 | #define FIFOFULL 0x2 /* FIFO Full */ |
---|
647 | #define nFIFOFULL 0x0 |
---|
648 | #define FIFOEMPTY 0x4 /* FIFO Empty */ |
---|
649 | #define nFIFOEMPTY 0x0 |
---|
650 | #define DMA_CMPLT 0x8 /* DMA Complete */ |
---|
651 | #define nDMA_CMPLT 0x0 |
---|
652 | #define HSHK 0x10 /* Host Handshake */ |
---|
653 | #define nHSHK 0x0 |
---|
654 | #define HOSTDP_TOUT 0x20 /* HOSTDP Timeout */ |
---|
655 | #define nHOSTDP_TOUT 0x0 |
---|
656 | #define HIRQ 0x40 /* Host Interrupt Request */ |
---|
657 | #define nHIRQ 0x0 |
---|
658 | #define ALLOW_CNFG 0x80 /* Allow New Configuration */ |
---|
659 | #define nALLOW_CNFG 0x0 |
---|
660 | #define DMA_DIR 0x100 /* DMA Direction */ |
---|
661 | #define nDMA_DIR 0x0 |
---|
662 | #define BTE 0x200 /* Bus Timeout Enabled */ |
---|
663 | #define nBTE 0x0 |
---|
664 | |
---|
665 | /* Bit masks for HOST_TIMEOUT */ |
---|
666 | |
---|
667 | #define COUNT_TIMEOUT 0x7ff /* HOSTDP Timeout count */ |
---|
668 | |
---|
669 | /* Bit masks for TIMER_ENABLE1 */ |
---|
670 | |
---|
671 | #define TIMEN8 0x1 /* Timer 8 Enable */ |
---|
672 | #define nTIMEN8 0x0 |
---|
673 | #define TIMEN9 0x2 /* Timer 9 Enable */ |
---|
674 | #define nTIMEN9 0x0 |
---|
675 | #define TIMEN10 0x4 /* Timer 10 Enable */ |
---|
676 | #define nTIMEN10 0x0 |
---|
677 | |
---|
678 | /* Bit masks for TIMER_DISABLE1 */ |
---|
679 | |
---|
680 | #define TIMDIS8 0x1 /* Timer 8 Disable */ |
---|
681 | #define nTIMDIS8 0x0 |
---|
682 | #define TIMDIS9 0x2 /* Timer 9 Disable */ |
---|
683 | #define nTIMDIS9 0x0 |
---|
684 | #define TIMDIS10 0x4 /* Timer 10 Disable */ |
---|
685 | #define nTIMDIS10 0x0 |
---|
686 | |
---|
687 | /* Bit masks for TIMER_STATUS1 */ |
---|
688 | |
---|
689 | #define TIMIL8 0x1 /* Timer 8 Interrupt */ |
---|
690 | #define nTIMIL8 0x0 |
---|
691 | #define TIMIL9 0x2 /* Timer 9 Interrupt */ |
---|
692 | #define nTIMIL9 0x0 |
---|
693 | #define TIMIL10 0x4 /* Timer 10 Interrupt */ |
---|
694 | #define nTIMIL10 0x0 |
---|
695 | #define TOVF_ERR8 0x10 /* Timer 8 Counter Overflow */ |
---|
696 | #define nTOVF_ERR8 0x0 |
---|
697 | #define TOVF_ERR9 0x20 /* Timer 9 Counter Overflow */ |
---|
698 | #define nTOVF_ERR9 0x0 |
---|
699 | #define TOVF_ERR10 0x40 /* Timer 10 Counter Overflow */ |
---|
700 | #define nTOVF_ERR10 0x0 |
---|
701 | #define TRUN8 0x1000 /* Timer 8 Slave Enable Status */ |
---|
702 | #define nTRUN8 0x0 |
---|
703 | #define TRUN9 0x2000 /* Timer 9 Slave Enable Status */ |
---|
704 | #define nTRUN9 0x0 |
---|
705 | #define TRUN10 0x4000 /* Timer 10 Slave Enable Status */ |
---|
706 | #define nTRUN10 0x0 |
---|
707 | |
---|
708 | /* Bit masks for EPPI0 are obtained from common base header for EPPIx (EPPI1 and EPPI2) */ |
---|
709 | |
---|
710 | /* ******************************************* */ |
---|
711 | /* MULTI BIT MACRO ENUMERATIONS */ |
---|
712 | /* ******************************************* */ |
---|
713 | |
---|
714 | #endif /* _DEF_BF544_H */ |
---|