Version 40 (modified by 6 years ago) (diff) | ,
---|
Boot procedure
A) General Principles
The ALMOS-MKH boot procedure can be decomposed in two phases:
- The architecture dependent phase, implemented by an architecture specific boot_loader procedure.
- The architecture independent phase, implemented by a generic (architecture independent) kernel-init procedure.
As the generic (i.e. architecture independent) kernel initialization procedure is executed in parallel by all kernel instances in all clusters containing at least one core and one memory bank, the main task of the boot-loader is to load - in each cluster - a local copy of the ALMOS-MKH kernel code. This code includes a description of the hardware architecture, contained in the boot_info_t data-structure.
This fixed size boot_info_t structure is build by the boot-loader, and stored at the beginning of the local copy of the kdata segment. As it contains both general and cluster specific information, the content depends on the cluster:
- general hardware architecture features : number of clusters, topology, etc.
- available external (shared) peripherals : types and features.
- number of cores in cluster,
- available internal (private) peripherals in cluster : types and features.
- available physical memory in cluster.
This boot_info_t structure is defined in the boot_info.h file.
To build the various boot_info_t structures (one per cluster), the boot-loader uses the arch_info_t binary structure, that is described in section Hardware Platform Definition. This binary structure is contained in the arch_info.bin file, and must be stored in the file system root directory.
This method allows the boot_loader to check and reconfigure the hardware components, to guaranty that the generated boot_info_t structures contain only functionally tested hardware components.
We describe below the boot_loader for the TSAR architecture, the boot_loader for the I86 architecture, and the generic kernel initialization procedure.
B) Boot-loader for the TSAR architecture
The TSAR boot-loader uses an OS-independent pre-loader, stored in an external ROM, and in charge of loading the TSAR boot-loader code from an external block-device to the memory. This preloader is specific for the TSAR architecture, but independent on the Operating System. It is used by ALMOS-MKH, but also by LINUX, NetBSD, ALMOS_MKH, or the GIET-VM.
The TSAR boot_loader allocates - in each cluster containing a physical memory bank - five fixed size memory zones, to store various binary files or data structures :
size local physical address préloader code itself PRELOADER_MAX_SIZE (16 Kb) PRELOADER_BASE(0x0) boot-loader code local copy BOOT_MAX_SIZE (1 Mb) BOOT_BASE (0x100000) arch_info.bin file local copy ARCHINFO_MAX_SIZE (2 Mb) ARCHINFO_BASE (0x200000) kernel.elf binary file KERN_MAX_SIZE (1 Mb) KERN_BASE (0x400000) execution stacks (one per core) BOOT_STACK_SIZE (1 Mb) BOOT_STACK_BASE (0x500000)
The values given in this array are configuration parameters, that can be redefined in the boot_config.h file. This memory is only used for temporary storage : when the TSAR boot_loader completes, and transfer control to the kernel_init procedure, the kernel code (i.e. the code and data segments) has been copied - in each cluster - in the lowest part of the cluster physical memory. The four pages (16 Kbytes) reserved for the prelloader are only used in cluster 0.
A core is identified by two indexes[cxy][lid] : cxy is the cluster identifier, an lid is the core local index in cluster cxy. In all clusters, the core with local index 0 is called CP0.
We describe below the four phases for the TSAR boot-loader:
B1. Preloader phase
At reset, the extension address registers (for both data and instructions) in all cores[cxy][lid] contain the 0 value. Therefore, all cores can only access the physical address space of cluster 0.
- In the TSAR_LETI architecture, the preloader is loaded in the first 16 kbytes of the RAM located in cluster 0.
- In the TSAR_IOB architecture, the preloader is stored in an external ROM, that is accessed throug the IO_bridge located in cluster 0.
All cores execute the same preloader code, but the work done depends on the core identifier. The core[0][0] (i.e. CP0 in cluster 0) load in local memory of cluster 0, the boot-loader code. All other cores do only one task before going to sleep (low-power) state: each core activates its private WTI channel in the local ICU (Interrupt Controller Unit) to be wake-up by core [0][0], using an IPI (Inter Processor Interrupt).
This shows the memory content after this first phase.
B2. Sequencial phase
In this second phase the work is entirely done by core[0][0].
- The core[0][0] initializes the stack pointer. The boot stack size is a configuration parameter.
- The core[0][0] initializes 2 peripherals: The TTYterminal (channel 0) to display log info, and the IOC to access the disk.
- loads in cluster 0 the arch_info.bin file and the ainsi que l'image binaire du noyau d'ALMOS-MK, respectivement à l'adresse 0x200000 et 0x400000, juste au dessus du segment mémoire correspondant à l'image du boot-loader.
- Il utilise les informations contenues dans la structure arch_info.bin pour initialiser les différents champs de la structure boot_info_t du cluster de boot.
- The core [0][0] send IPIs to all cores [i][0] in other clusters.
All CP0 cores synchronize through a synchronisation barrier before entering the next phase. This shows the memory content after this second phase.
B3. partially parallel phase
Dans chaque cluster, le coeur CP0, réveillé par le CP0 du cluster de boot, sort du preloader et exécute le code du boot-loader qui se trouve toujours stocké dans la mémoire physique du cluster(0,0), pour effectuer les tâches suivantes:
- Il analyse le contenu de la structure arch_info.bin (toujours stocké dans la mémoire physique du cluster de boot) en parcourant le tableau de descripteurs de core pour retrouver son identificateur de cluster cxy. Notons que cette étape est exécutée parallèlement par tous les CP0, ce qui entraine une contention au banc mémoire contenant ce tableau des descripteurs des coeurs.
- Il peut maintenant, à partir de son cxy, mettre à jour ses registres d'extension d'adresse pour accéder à la mémoire physique du cluster dans lequel il se trouve. Néanmoins, il continue à accéder au code de boot stocké dans le cluster (0,0) tant que le code du boot-loader n'a pas été copiée dans son banc de mémoire local.
- Il alloue sa pile de boot en initialisant son pointeur de pile à l'adresse 0x600000 dans l'espace adressable physique son cluster.
- Il copie l'image du boot-loader et le fichier arch_info.bin aux mêmes adresses, respectivement 0x100000 et 0x200000, dans la mémoire physique locale. À partir d'ici, chaque CP0 peut exécuter le code du boot-loader en local.
- Il copie ensuite l'image du noyau à l'adresse 0x4000 de la mémoire physique locale de son cluster (c'est à dire, juste après les quatre pages réservées au prélasser).
- Il utilise la structure arch_info.bin locale pour initialiser les différents champs de la structure boot_info_t de son cluster. Cette tâche n'utilise que des accès mémoire locaux puisque toutes les informations nécessaires sont disponibles localement.
- Il arrive à la barrière de synchronisation, et le dernier CP0 débloque tous les CP0 (y compris bscpu),
- Chaque CP0 envoie des IPIs pour réveiller les autres cores dans son cluster local.
- Les CP0 se mettent en attente jusqu'à ce que tous les autres cores arrivent à ce point de rendez-vous en utilisant le mécanisme de barrière de synchronisation.
Voici le contenu de la mémoire du cluster de boot et des autres clusters (appelés banalus) après cette troisième étape.
B4. Fully parallel phase
Chaque core CPi (lid non nul), réveillé par le CP0 local de son cluster, sort du code du preloader et exécute le boot-loader dans le cluster de boot puisque ses registres d'extension d'adresse ne sont pas encore mis à jour. Une fois sortis du preloader, ces cores décrémentent le compteur de la barrière de synchronisation et débloquent les CP0. Tous ces CP0 sauf un, se mettent tout de suite en attente jusqu'à ce que les CPi finissent leur exécution du boot-loader. Le seul CP0 qui n'arrive pas encore à cette barrière de synchronisation, celui du cluster(0,0), peut maintenant écraser le code du preloader en déplaçant l'image du noyau à l'adresse 0x0 de l'espace adressable physique du cluster(0,0), puisque tous les cores sont déjà sortis du preloader. Il rejoint ensuite les autres CP0 au dernier point de rendez-vous dans le boot-loader. Les CPi, quant à eux, exécutent, pour le moment, le code du boot-loader se trouvant dans le cluster de boot car leurs registres d'extension d'adresse ont toujours la valeur 0 par défaut. Chacun de ces CPi effectue les étapes suivantes:
- Il analyse le contenu de arch_info.bin (dans l'espace adressable physique du cluster de boot) en parcourant le tableau de descripteurs de core pour retrouver son identificateur de cluster cxy ainsi que son identificateur de core local dans son cluster lid. Notons que cette étape est exécutée parallèlement par tous les CPi, ce qui entraine une contention, encore plus forte que celle créée par les accès parallèles des CP0, au banc mémoire contenant ce tableau de descripteurs de core .
- Il peut maintenant, à partir de son cxy, mettre à jour les valeurs dans ses registres d'extension d'adresse de code et de données. Comme le CP0 du même cluster a déjà copié les informations nécessaires dans le banc mémoire local aux mêmes adresses que du cluster de boot, il peut toujours exécuter le code du boot-loader en local.
- Il alloue sa pile de boot en initialisant son pointeur de pile à l'adresse 0x600000 - 4K*lid dans l'espace adressable physique locale de son cluster (grâce à la nouvelle valeur dans le registre d'extension d'adresse de code).
- La structure boot_info_t du cluster étant déjà initialisée, chacun des CPi ne fait que vérifier les informations qui le concernent.
- Il arrive finalement au point de rendez-vous avec tous les CP0, décrémente le compteur de la barrière de synchronisation et se met en attente.
- Dès que le dernier core arrive à ce point et débloque les autres, tous les cores se branchent à la fonction kern_init().
There is the physical memory content at boot completion.
At this point, the boot-loader completed its job:
- The kernel code kcode and kdata segments are loaded - in all clusters - in the first offset physical pages.
- The hardware architecture described by the arch_info.binfile has been analyzed, and copied - in each cluster - in the boot_info_t structure, stored in the kdata segment.
- Each local kernel instance can use all the physical memory that is not used to store the kernel kcode and kdata segments themselves.
C) Boot-loader for the I86 architecture
TODO
D) Generic kernel initialization procedure
The kernel_init( boot_info_t * info ) function is the kernel entry point when the boot_loader transfer control to the kernel. The info argument is a pointer on the fixed size boot_info_t structure, that is stored in the data kernel segment.
All cores execute this procedure in parallel, but some tasks are only executed by the CP0 core. This procedure uses two synchronisation barriers, defined as global variables in the data segment:
- the global_barrier variable is used to synchronize all CP0 cores in all clusters containing a kernel instance.
- the local_barrier variable is used to synchronize all cores in a given cluster.
The kernel initialization procedure execute sequentially the following steps:
D1) Core and cluster identification
Each core has an unique hardware identifier, called gid, that is hard-wired in a read-only register. From the kernel point of view a core is identified by a composite index (cxy,lid), where cxy is the cluster identifier, and lid is a local (continuous) index in the cluster. The association between the gid hardware index and the (cxy,lid) composite index is defined in the boot_info_t structure. In this first step, each core makes an associative search in the boot_info_t structure to obtain the (cxy,lid) indexes from the gid index. Then the CP0 initialize the global variable local_cxy defining the local cluster identifier.
D2) TXT0 device initialization
The core[io_cxy][0] (i.e. CP0 in I/O cluster) initializes the chdev descriptor associated to the kernel text terminal TXT0. This terminal is used by any kernel instance running on any core to display log or debug messages. This terminal is configured in non-descheduling mode : the calling thread call directly the relevant TXT driver, without using a server thread.
A first synchonization barrier is used to avoid other cores to use the TXT0 terminal before initialization completion.
D3) Cluster manager initialization
In each cluster, the CP0 makes the cluster manager initialization, namely the cores descriptors array, and the physical memory allocators. Then it initializes the local process_zero, containing al kernel threads in a given cluster.
A second synchonization barrier is used to avoid other cores to access cluster manager before initialization completion.
D4) Internal & external devices initialization
In each cluster, the CP0 makes the devices initialization. For multi-channels devices, there is one channel device (called chdev_t) per channel. For internal (replicated) devices, the khedive descriptors are allocated in the local cluster. For external (shared) devices, the chdev descriptors are regularly distributed on all clusters. These external chdev are indexed by a global index, and the host cluster is computed from this index by a modulo.
The internal devices descriptors are created first( ICU, then MMC, then DMA ), because the ICU device is used by all other devices. Then the WTI mailboxes used for IPIs (Inter Processor Interrupt) are allocated in local ICU : one WTI mailbox per core. Then each external chdev descriptor is created by the CP0 in the cluster where it must be created.
A third synchonization barrier is used to avoid other cores to access devices before initialization completion.
D5) Idle thread initialization
In this step, each core creates and initializes its private idle thread descriptor.
D6) File system initialization
The CP0 in I/O cluster) initializes the file system.
A fourth synchonization barrier is used to avoid other cores to access file system before initialization completion.
D7) Scheduler activation
Finally, each core enables its private timer IRQ to activate its private scheduler, and jump to the idle thread code.
Attachments (4)
-
Phys_Mem1.svg (33.1 KB) - added by 8 years ago.
Contenu de l'espace adressable physique des clusters après phase 1
-
Phys_Mem2.svg (69.4 KB) - added by 8 years ago.
Contenu de l'espace adressable physique des clusters après phase 2
-
Phys_Mem3.svg (116.8 KB) - added by 8 years ago.
Contenu de l'espace adressable physique des clusters après phase 3
-
Phys_Mem4.svg (71.8 KB) - added by 8 years ago.
Contenu de l'espace adressable physique des clusters après phase de boot
Download all attachments as: .zip