source: anr/section-6.1.tex @ 142

Last change on this file since 142 was 142, checked in by coach, 14 years ago

IA: corrected misspellings in thales description

File size: 17.3 KB
Line 
1%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
2\subsubsection{\inria (CAIRN \& COMPSYS teams)}
3
4Inria, the French national institute for research in computer science
5and control, operating under the dual authority of the Ministry of
6Research and the Ministry of Industry, is dedicated to fundamental and
7applied research in information and communication science and
8technology (ICST). The Institute also plays a major role in technology
9transfer by fostering training through research, diffusion of
10scientific and technical information, development, as well as
11providing expert advice and participating in international programs.
12\parlf
13By playing a leading role in the scientific community in the field and
14being in close contact with industry, INRIA is a major participant in
15the development of ICST in France. Throughout its eight research
16centres in Rocquencourt, Rennes, Sophia Antipolis, Grenoble, Nancy,
17Bordeaux, Lille and Saclay, INRIA has a workforce of 3 800, 2 800 of
18whom are scientists from INRIA and INRIA's partner organizations such
19as CNRS (the French National Center for Scientific Research),
20universities and leading engineering schools. They work in 168 joint
21research project-teams. Many INRIA researchers are also professors and
22approximately 1 000 doctoral students work on theses as part of INRIA
23research project-teams.
24\parlf
25INRIA develops many partnerships with industry and fosters technology
26transfer and company foundation in the field of ICST - some ninety
27companies have been founded with the support of INRIA-Transfert, a
28subsidiary of INRIA, specialized in guiding, evaluating, qualifying,
29and financing innovative high-tech IT start-up companies. INRIA is
30involved in standardization committees such as the IETF, ISO and the
31W3C of which INRIA was the European host from 1995 to 2002.
32\parlf
33INRIA maintains important international relations and exchanges. In
34Europe, INRIA is a member of ERCIM which brings together research
35institutes from 19 European countries. INRIA is a partner in about 120
36FP6 actions and 40 FP7 actions, mainly in the ICST field. INRIA also
37collaborates with numerous scientific and academic institutions abroad
38(joint laboratories such as LIAMA, associated research teams, training
39and internship programs).
40Two \inria project-teams participate to this project.
41\begin{itemize}
42\item CAIRN. The CAIRN group of INRIA Rennes -- Bretagne Atlantique study reconfigurable
43system-on-chip, i.e. hardware systems whose configuration may change before or even during
44execution. To this end, CAIRN has 13 permanent researchers and a variable number of PhD
45students, post-docs and engineers.
46CAIRN intends to approach reconfigurable architectures from three
47angles: the invention of new reconfigurable platforms, the development
48of associated transformation, compilation and synthesis tools, and the
49exploration of the interaction between algorithms and architectures.
50CAIRN is a joint team with CNRS, INSA of Rennes, University of Rennes 1 and ENS Cachan.
51\item COMPSYS. The Compsys group of Ecole Normale Sup\'erieure de Lyon is a project-team
52of INRIA Rh\^one-Alpes and a part of Laboratoire de l'Informatique du
53Parall\'elisme (LIP), UMR 5668 of CNRS. It has four permanent researchers
54and a variable number of PhD students and post-docs. Its field of
55expertise is compilation for embedded system, optimizing compilers
56and automatic parallelization. It  has authored or contributed to
57several well known libraries for linear programming, polyhedra manipulation
58and optimization in general. It has strong industrial cooperations, notably
59with ST Microelectronics and \thales.
60\end{itemize}
61
62
63%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
64\subsubsection{\tima}
65The TIMA laboratory ("Techniques of Informatics and Microelectronics
66for integrated systems Architecture") is a public research laboratory
67sponsored by Centre National de la Recherche Scientifique (CNRS, UMR5159),
68Grenoble Institute of Technology (Grenoble-INP) and Universitᅵ Joseph Fourier
69(UJF).
70The research topics cover the specification, design, verification, test,
71CAD tools and design methods for integrated systems, from analog and
72digital components on one end of the spectrum, to multiprocessor
73Systems-on-Chip together with their basic operating system on the other end.
74\parlf
75Currently, the lab employs 124 persons among which 60 PhD candidates, and runs
7632 ongoing French/European funded projects.
77Since its creation in 1984, TIMA funded 7 startups, patented 36 inventions
78and had 243 PhD thesis defended.
79\parlf
80The System Level Synthesis Group (25 people including PhDs) is
81involved in several FP6, FP7, CATRENE and ANR projects.
82Its field of expertise is in CAD and architecture for Multiprocessor
83SoC and Hardware/Software interface.
84
85%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
86\subsubsection{\ubs}
87
88The Lab-STICC (Laboratoire des Sciences et Techniques de l'Information,
89de la Communication, et de la Connaissance), is a French CNRS laboratory
90(UMR 3192) that groups 4 research centers in the west and south
91Brittany: the Universit\'e de Bretagne-Sud (UBS), the Universit\'e de
92Bretagne Occidentale (UBO), and Telecom Bretagne (ENSTB).
93\\
94The Lab-STICC is composed of three departments: Microwave and equipments (MOM),
95Digital communications, Architectures and circuits (CACS) and Knowledge,
96information and decision (CID). The Lab-STICC represents a staff of 279
97peoples, including 115 researchers and 113 PhD students.
98The scientific production during the last 4 years represents 20
99books, 200 journal publications, 500 conference publications, 22
100patents, 69 PhDs diploma.
101\parlf
102The UBS/Lab-STICC laboratory is involved in several national research
103projects (e.g. RNTL : SystemC'Mantic, EPICURE - RNRT : MILPAT, ALIPTA,
104A3S - ANR : MoPCoM, SoCLib, Famous, RaaR, AFANA, Open-PEOPLE, ICTER ...),
105CMCU project (COSIP) and regional projects (e.g. ITR projects PALMYRE
106...). It is also involved in European Project (e.g. ITEA/SPICES,
107IST/AETHER ...). These projects are conducted through tight cooperation
108with national and international companies and organizations (e.g. France
109Telecom CNET, MATRA, CEA, ASTRIUM, \thales Com., \thales Avionics, AIRBUS,
110BarCo, STMicroelectronics, Alcatel-Lucent ...). Results of those or former
111projects are for example the high-level synthesis tool GAUT, the UHLS
112syntax and semantics-oriented editor, the DSP power estimation tool
113Soft-explorer or the co-design framework Design Trotter.
114\parlf
115The CACS department of the Lab-STICC (also referred as UBS/Lab-STICC),
116located in Lorient, is involved in COACH.
117The UBS/Lab-STICC is working on the design of complex electronic systems
118and circuits, especially but not exclusively focussing on real-time
119embedded systems, power and energy consumption optimization, high-level
120synthesis and IP design, digital communications, hardware/software
121co-design and ESL methodologies. The application targeted by the
122UBS/Lab-STICC are mainly from telecommunication and multimedia domains
123which enclose signal, image, video, vision, and communication processing.
124
125%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
126\subsubsection{\upmc}
127
128University Pierre et Marie Curie (UPMC)  is the largest university in France (7400
129employees,38000 students).
130The Laboratoire d'Informatique de Paris 6 (LIP6) is the computer science laboratory of
131UPMC, hosting more than 400 researchers, under the umbrella of the CNRS (Centre National
132de la Recherche Scientifique).
133The \og System on Chip \fg Department of LIP6 consists of  80 people, including 40 PHD
134students.
135The research focuses on CAD tools and methods for VLSI and System on Chip design.
136\\
137The annual budget is about 3 M{\texteuro}, and 1.5 M{\texteuro} are from research contracts.
138The SoC department has been involved in several european projects :IDPS, EVEREST, OMI-HIC,
139OMI-MACRAME, OMI-ARCHES, EUROPRO, COSY, Medea SMT, Medea MESA, Medea+ BDREAMS, Medea+
140TSAR.
141\parlf
142The public domain VLSI CAD system ALLIANCE, developped at UPMC is installed in more than
143200 universities worldwide.
144The LIP6 is in charge of the technical coordination of the SoCLib national project, and is
145hosting the SoCLib WEB server.
146The SoCLib DSX component was designed and developped in our laboratory.
147It allows design space exploration and will the base of the $CSG$ COACH tools.
148Moreover, the LIP6 developped during the last 10 years the UGH tool for high level
149synthesis of control-dominated coprocessors.
150This tool will be modified to be integrated in the COACH design flow.
151\parlf
152Even if the preferred dissemination policy for the COACH design flow will be the free
153software policy, (following the SoCLib model), the SoC department is ready to support
154start-ups : Six startup companies (including \zied) have been created by former
155researchers from  the SoC department of LIP6 between 1997 and 2002.
156
157%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
158\subsubsection{\xilinx}
159
160\xilinx is the world leader in the domain of programmable logic circuits (FPGA).
161\xilinx develops on one hand several FPGA architectures (CoolRunner, Spartan and Virtex
162families) and on the other hand a software solution allowing exploiting the
163characteristics of these FPGA.
164\parlf
165The tools proposed allow the designer to describe his architecture from a modeling
166language (VHDL/Verilog) to an optimized architecture implemented to the selected
167technology.
168The team located at Grenoble is responsible of the logic synthesis tool development (XST)
169of the software solution, which aggregates all the steps allowing proceeding from a  HDL
170model to a technological netlist:
171\begin{itemize}
172  \item Compilation of HDL code and model generation at Register Transfer Level (RTL).
173  \item RTL model optimizations.
174  \item Inference and generation of optimized macro blocks (Finite states machine, counter).
175  \item Boolean equations generation for random logic.
176  \item Logical, mapping and timing optimizations.
177\end{itemize}
178\parlf
179The architectures developed by \xilinx offer a collection of technological primitives
180(variable complexity) from simple Boolean generators (LUT) to complex DSP blocks or memory
181and even configurable processor cores (Pico and MicroBlaze families).
182This kind of architecture allows, therefore, the designer to validate different
183hardware/software possibilities in a High Level Synthesis (HLS) framework.
184\parlf
185The classical optimization techniques focus, mainly, on the frequency aspects and on
186available resources use.
187The optimizations, taking into account the consumption criteria, become critical due to
188the fact of the increase of the architecture complexity and due to the use of FPGA
189component for low power applications.
190
191%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
192\subsubsection{\bull}
193
194\bull designs and develops servers and software for an open environment, integrating the
195most advanced technologies. It brings to its customers its expertise and know-how to help
196them in the transformation of their information systems and to optimize their IT
197infrastructure and their applications.
198\parlf
199\bull is particularly present in the public sector, banking, finance, telecommunication
200and industry sectors. Capitalizing on its wide experience, the Group has a thorough
201understanding of the business and specific processes of these sectors, thus enabling it to
202efficiently advise and to accompany its customers. Its distribution network spreads to
203over 100 countries worldwide.
204\parlf
205The team participating to the COACH project is from the Server Development Department
206based in Les Clayes-sous-Bois, France. The SD Department is in charge of developing
207hardware for open servers (e.g. NovaScale) and HPC solutions. Its main activities range
208from architecture specification, ASIC design/verification/prototyping to board design and
209include also specific EDA development to complement standard tools.
210
211%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
212\subsubsection{\thales}
213
214\thales is a world leader for mission critical information systems, with activities in 3
215core businesses: aerospace (with all major aircraft manufacturers as customers), defence,
216and security (including ground transportation solutions). It employs 68000 people
217worldwide, and is present in 50 countries. \thales Research \& Technology operates at the
218corporate level as the technical community network architect, in charge of developing
219upstream and \thales-wide R \& T activities, with vision and visibility. In support of
220\thales applications, TRT's mission is also to anticipate and speed up technology transfer
221from research to development in Divisions by developing collaborations in R\&T. \thales is
222international, but Europe-centered. Research \& Development activities are disseminated,
223and corporate Research and Technology is concentrated in Centres in France, the United
224Kingdom and the Netherlands. A key mission of our R\&T centres is to have a bi-directional
225transfer, or "impedance matching" function between the scientific research network and the
226corresponding businesses. The TRT's Information Science and Technology Group is able to
227develop innovative solutions along the information chain exploiting sensors data, through
228expertise in: computational architectures in embedded systems, typically suitable for
229autonomous system environments, mathematics and technologies for decision involving
230information fusion and cognitive processing, and cooperative technologies including man
231system interaction.
232\parlf
233The Embedded System Laboratory (ESL) of TRT involved in the COACH project is part of the
234Information Science and Technology Group. Like other labs of TRT, ESL is in charge of
235making the link between the needs from \thales business units and the emerging
236technologies, in particular through assessment and de-risking studies. It has a long
237experience on parallel architectures design, in particular on SIMD architectures used for
238image processing and signal processing applications and on reconfigurable architectures.
239ESL is also strongly involved in studies on programming tools for these types of
240architectures and has developed the SpearDE tool used in this project. The laboratory had
241coordinated the FP6 IST MORPHEUS project on reconfigurable technology, being highly
242involved in the associated programming toolset. The team is also involved in the FP6 IST
243FET AETHER project on self-adaptability technologies and coordinates national projects on
244MPSoC architecture and tools like the Ter\verb+@+ops project (P\^{o}le de
245Comp\'{e}titivit\'{e} System\verb+@+tic) dedicated to the design of a MPSoC for intensive
246computing embedded systems.
247
248%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
249\subsubsection{\zied}
250
251\zied is an innovative start-up specialized in the conception of configurable circuits
252and the development of CAD tools. \zied provides a complete front-to-back-end generator
253of "hardware" reprogrammable IP cores that can be embedded in ASIC and ASSP SoC designs.
254\zied solution is based on a patented FPGA architecture delivering an unprecedented
255level of logic density. This high capacity is accessible using a traditional RTL flow from
256Verilog/VHDL synthesis all the way to bitstream generation.
257\parlf
258\zied is a spin-off from LIP6 (Laboratoire Informatique Paris 6) and was awarded at the
259French National Competition for Business Startup and Innovative Technology in 2007 and
2602009 in “emergence” and “creation” categories respectively.
261
262%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
263\subsubsection{\navtel}
264
265\navtel was created in 1994 to develop flexible systems based on FPGAs and currently
266focuses on intelligent signal mining for knowlege based signal processing systems.
267The company main activity covers the following domains: satellite communication,
268aeronautics, imaging and security.
269\navtel dedicates about 70\% of its activity to client projects in satellite, aeronautical
270and imaging systems and 30\% to its own research programmes in collaboration with French
271and international partners.
272\parlf
273The multi disciplinary technical team comprises 6 engineers for signal processing and
274hardware development and one technician.
275\parlf
276\navtel has its own Ph.D program which includes in the past (classification technology
277and MIMO for FPGA implementation) and currently the preparation of a project for remote
278sensing with signal intelligence for satellite application. The company participates in
279national and European level projects contributing to a strategic alliance between academic
280and  industrial partners.\\
281The current research covers particle filter applications for communication and RADAR,
282Cognitive Radio, Satellite communication, embedded super computing and focuses on low
283power algorithms for implementation in FPGA and  soft computing.
284\parlf
285For manufacturing and industrialization, \navtel works with ISO certified partners.
286The company clients include the CNES, Thal\`{e}s Alenia Space, Thal\`{e}s Communication, EADS,
287Eutelsat, AIRBUS, Schlumberger. \navtel participates from the R\&D phase up to the
288system delivery.
289\begin{description}
290\item[Recognitions:]\mbox{}
291\begin{itemize}
292  \item EC Challenge+  programme for innovative projects (promotion 9)
293  \item Innovation and technology development \og Troph\'{e}es R\'{e}gion Centre \fg
294  \item Recognition by the French Senate for company creation  during the
295        \og Semaine de l'entrepreneur \fg 2005.
296\end{itemize}
297\end{description}
Note: See TracBrowser for help on using the repository browser.