source: anr/section-project-task-schedule.tex @ 301

Last change on this file since 301 was 300, checked in by coach, 14 years ago

1) Ajout des parters entre () pour les sous taches.
2) Ajout des liens sur les livrables dans les taches.
3) Sorties d'un point csv
4) Regrouppement des livrables evaluation
5) Ajout du D840
6) MAJ des effort de l'UPMC

  • Property svn:eol-style set to native
  • Property svn:keywords set to Revision HeadURL Id Date
File size: 6.2 KB
Line 
1\anrdoc{\begin{itemize}
2\item Presenter sous forme graphique un echeancier des differentes taches
3et leurs dependances (diagramme de Gantt par exemple).
4\item Presenter un tableau synthetique  de l'ensemble des livrables du
5projet (numero de tache, date, intitule, responsable).
6\item Preciser de facon synthetique les jalons scientifiques et/ou
7techniques, les principaux points de rendez-vous, les points bloquants ou
8aleas qui risquent de remettre en cause l'aboutissement du projet ainsi que
9les reunions de projet prevues.\end{itemize}}
10
11\definecolor{gtcBoxHeavy}{rgb}{0.10,0.10,0.90}
12\definecolor{gtcBoxLight}{rgb}{0.9,0.90,0.99}
13\definecolor{gtcTaskBG0} {rgb}{0.99,0.90,0.7}
14\definecolor{gtcTaskBG1} {rgb}{0.90,0.99,0.7}
15\definecolor{gtcMilestone}{rgb}{0.9,0.4,0.4}
16\immediate\write\ganttdata{ML=6 ML=12 ML=18 ML=24}
17%\def\ganttlabelstyle#1{\begin{small}#1\end{small}}
18\def\ganttlabelstyle#1{\begin{small}\hyperlink{#1}{#1}\end{small}}
19\def\gantttitlestyle#1{\begin{scriptsize}\textit{#1}\end{scriptsize}}
20
21\begin{figure}\leavevmode\center
22\hypersetup{
23    %backref=true,
24    %pagebackref=true,
25    %hyperindex=true,
26    colorlinks=true, %colorise les liens
27    breaklinks=true, %permet le retour à la ligne dans les lien
28    urlcolor= blue,  %couleur des hyperliens
29    linkcolor= black  %couleur des liens internes
30}
31\hspace*{-.6cm}
32\input{gantt.tex}
33\caption{\label{gantt}Gantt diagram of deliverables}
34\end{figure}
35
36%\begin{figure}\leavevmode\center
37%\hspace*{-.4cm}%\vspace{-1.5cm}
38%\input{gantt1.tex}
39%\caption{\label{gantt1}Gantt diagram of deliverables (task-1 to task-6)}
40%\end{figure}
41%
42%\begin{figure}\leavevmode\center
43%\hspace*{-.4cm}%\vspace{-1.5cm}
44%\input{gantt2.tex}
45%\caption{\label{gantt2}Gantt diagram of deliverables (task-7 and task-8)}
46%\end{figure}
47
48The figure~\ref{gantt} presents the Gantt diagram of the project.
49%The figures~\ref{gantt1}~\&~\ref{gantt2} present the Gantt diagram of the project.
50Before the final release (T0+36), there are 4 milestones (red lines on the figures) at
51$T0+6$, $T0+12$, $T0+18$ and $T0+24$ that are rendez-vous points of the precedent
52deliverables.
53\begin{description}
54\item[Milestone 1 ($T0+6$)] Specification of COACH inputs, of the \xcoach format and of
55    the demonstatrors as a reference software.
56\item[Milestone 2 ($T0+12$)] The first COACH release. At this step the demonstrators are
57    written in the COACH input format. This COACH release allows to prototype and to generate the FPGA-SoC.
58    The main restrictions are:
59    1) Only the neutral architectural template is supported,
60    2) HAS is not available (but prototyping with virtual coprocessors is available),
61    3) Enhanced communication schemes are not available.
62    4) ASIP compilation flow is not available.
63\item[Milestone 3 ($T0+18$)]  The second COACH release. At this step most of the COACH
64    features are availables. A preliminary version of the ASIP synthesis flow is supported, for a
65   simple extensible MIPS model. The main restriction is that COACH can not yet
66   generate FPGA-SoC for \altera and \xilinx architectural templates.
67    The others restriction is that the HAS tools are not yet fully operational.
68\item[Milestone 4 ($T0+24$)] The pre-release of the COACH project. The full design flow is
69    supported.
70    The main restriction are:
71    1) The backend HAS tools have not been yet enhanced,
72    2) Dynamic partial reconfiguration is not supported,
73    3) NIOS processor instruction set extension is supported, but only for user specified patterns.
74\item[Final Release ($T0+36$)] 
75       
76\end{description}
77This organisation allows the project to globally progress step by step mixing development
78and demonstrator deliverables.
79Hence, demonstrator feed-back will arrive early and so the risk to point out incompatibility
80at the integration phase is significantly reduced.
81\par
82The risks that have been identified at the beginning of the project are the following:
83\begin{description}
84\item[\xcoach format ({\NOVERSspecXcoachDoc}, {\NOVERSspecXcoachToCA})]
85        Partners have to agree on a convenient exchange format for all tools involved.
86        Because all the HAS tools rely on it, the \xcoach format specification is a
87    crucial step. There are no work-around but as mentionned in
88    section~\ref{xcoach-problem} (page~\pageref{xcoach-problem}) the five academic partners have worked on it
89        for a full year and a preliminary document already exists.
90%\item[\xcoachplus format (\novers{\specXcoachDoc},
91%      \novers{\specXcoachToSystemC}, \novers{\specXcoachToVhdl})]
92%    Its aim is the generation of the coprocessors (hardware \& prototyping model).
93%    By centralizing the coprocessor generation, it guarantees their functioning
94%    independently of the used HAS tools.
95%       Our experience with UGH and GAUT give us confidence in the succes of this
96%       task.
97\item[Virtual prototyping of \altera \& \xilinx architectural templates ({\NOVERScsgImplementation})]
98     The SoCLib component library contains several SystemC models used for the virtual
99     prototyping of the \altera and \xilinx architectural templates (NIOS and Microblaze processor cores).
100     Nevertheless, at this time we do not know how many IP cores SystemC simulation models have to be developped.
101     If the workload of this simulation model development is too important, virtual prototyping
102         of those architectural templates will not be directly supported.
103         The three architectural templates being quite similar, the virtual
104         prototyping will use the neutral architectural template.
105\item[VCI/AVALON \& VCI/PLB bridges ({\NOVERShpcAvalonBridge}, {\NOVERShpcPlbBridge})]
106     If one of these tasks is impossible or too important or leads to inefficiency,
107     it will be abandoned.
108     In this case, the neutral architectural template will not be available for HPC and
109     a SystemC VCI model corresponding to the PCI/X IP will be developped to allow
110     virtual prototyping.
111\end{description}
112\parlf
113Finally the list of all the deliverables is presented on figure~\ref{all-delivrables}.
114\begin{figure}\leavevmode\center
115{
116\fontsize{7pt}{9pt}\selectfont
117\settowidth\desclen{XILINX RTL optimisation (5)}
118\def\Sformat#1{\textsc{#1}}
119%\hspace*{-2.5mm}
120\begin{minipage}{1.0\linewidth}
121\input{table_livrable_01.tex}
122\hfill\hspace*{1mm}\hfill
123\input{table_livrable_02.tex}
124\end{minipage}
125}
126\caption{\label{all-delivrables}All the deliverables}
127\end{figure}
Note: See TracBrowser for help on using the repository browser.