source: anr/task-2.tex @ 49

Last change on this file since 49 was 49, checked in by coach, 14 years ago

IA: 1) updated section 1. 2) Updated task 0 6 7. 3) enhanced delivery table printing.

File size: 6.0 KB
Line 
1\begin{taskinfo}
2\let\UPMC\leader
3\let\IRISA\enable
4\let\TIMA\enable
5\end{taskinfo}
6%
7\begin{objectif}
8This task deals with the prototyping and the generation of FPGA-SoC digital systems.
9Its is described on figure~\ref{archi-csg}.
10Its objective is to allow the system designer to explore the system space design by
11quickly prototyping and then to generate automatically the FPGA-SoC system.
12This task consists of
13\begin{itemize}
14\item the development of all the missing components (SytemC model and/or synthesizable VHDL description),
15\item the configuration and the development of drivers of the operating systems,
16\item the CSG software that generates the simulators for prototiping and the FPGA-SoC system,
17\item the specification of enhanced communication schemes and their sofware and hardware implementation.
18\end{itemize}
19This task being based on the SocLib platform, a first release will be delivrable at $T0+12$
20to allow the demonstrators to start working.
21This release will include the standard communication schemes (base on SocLib MWMR component)
22and support the COACH architectural template for prototyping and hardware generation.
23\end{objectif}
24%
25\begin{workpackage}{D2}
26\item This \ST corresponds to the Coach System Generator (CSG) software.
27    \begin{livrable}
28    \item{V1}{0}{12}{x}{\Supmc}{CSG} \setMacroInAuxFile{csgCoachArch}
29        The first milestone that will allow demonstrators to start working using the COACH
30        hardware architecture template.
31    \item{V2}{12}{18}{x}{\Supmc}{CSG} \setMacroInAuxFile{csgPrototypingOnly}
32        This milestone adds to CSG the support to the XILINX and ALTERA architectural
33        templates and to the enhanced communication system.
34        In this milestone only the SystemC prototyping will be supported for the XILINX
35        and ALTERA architectural template.
36        HAS is available.
37    \item{V3}{18}{24}{x}{\Supmc}{CSG} \setMacroInAuxFile{csgAllArch}
38        This milestone extends CSG (\csgPrototypingOnly) to
39        FPGA-SoC generation for the XILINX and ALTERA architectural template.
40    \item{VF}{24}{36}{x}{\Supmc}{CSG} Maintenance work of CSG.
41    \end{livrable}
42\item This \ST deals with the components of the architectural template.
43    \\
44    For the COACH architectural template, it consists of the devlopment of the VHDL
45    synthesizable description of the missing components. Notice that the SystemC models
46    comes from the SocLib ANR project, the processor with its cache comes from the TSAR
47    ANR project.
48    \\
49    For the XILINX and ALTERA architectural template, we use the XILINX and ALTERA IPs.
50    The missing component is the MWMR used for communication between the tasks of the
51    application.
52    \begin{livrable}
53    \item{}{0}{12}{h}{\Supmc}{COACH architecture} The VHDL synthesizable descriptions
54        of the SocLib MWMR, TokenRing components.
55    \item{V1}{6}{18}{x}{\Stima}{XILINX architecture}
56        \setMacroInAuxFile{csgXilinxSystemC}
57        The SystemC simulation module of the MWMR component with a PLB bus interface plus
58        the SystemC modules of the components of the XILINX architectural template
59        not available in the SocLib component library.
60    \item{VF}{18}{24}{h}{\Stima}{XILINX architecture}
61        The synthesizable VHDL description of the MWMR component corresponding to the
62        SystemC module of the former delivrable (\csgXilinxSystemC).
63    \item{V1}{6}{18}{x}{\Sirisa}{ALTERA architecture}
64        \setMacroInAuxFile{csgAlteraSystemC}
65        The SystemC simulation module of the MWMR component with an AVALON bus interface plus
66        the SystemC modules of the components of the ALTERA architectural template
67        not available in the SocLib component library.
68    \item{VF}{18}{24}{h}{\Sirisa}{ALTERA architecture}
69        The synthesizable VHDL description of the MWMR component corresponding to the
70        SystemC module of the former delivrable (\csgAlteraSystemC);
71    \item{V1}{6}{12}{d}{\Subs}{UBS architecture}
72\mustbecompleted{FIXME:UBS ARGH!!!!!
73    1) Attention si vous touchez au MWMR, ils y a 3 composants MWMR.
74    2) UBS architecture est tres mal choisit, ca fait un 4ieme template
75}
76       \setMacroInAuxFile{gautMWMRoptimization}
77       Specification of an optimized MWMR component to handle data interleaving (space and time).
78       This evolution aims to solve out of order communication weakness of the classical MWMR.
79    \item{V2}{12}{24}{x}{\Subs}{UBS architecture}
80       Release of the tool that generates the VHDL description of the optimized MWMR component
81       and its corresponding SystemC module.
82    \item{VF}{24}{30}{x}{\Subs}{UBS architecture}
83       Final release of the tool that generates the VHDL description of the optimized MWMR component
84       and its corresponding SystemC module (\gautMWMRoptimization).
85    \end{livrable}
86\item This \ST consists of the configuration of the SocLib MUTEK and DNA operating
87    system and the development of drivers for the hardware architectural templates
88    and enhanced communication schemes defined in \novers{\specCsgManual} delivrable.
89    For the ALTERA and XILINX architectural template, the OSs must also be ported on
90    the NIOS2 and MICROBLAZE processors.
91    \begin{livrable}
92    \item{V1}{6}{8}{x}{\Supmc}{MUTEK OS} The drivers required for the first CSG
93    milestone (delivrable \csgCoachArch).
94    \item{V2}{8}{18}{x}{\Supmc}{MUTEK 0S} The drivers required for the
95    second CSG milestone ({\csgPrototypingOnly}).
96    \item{VF}{18}{33}{x}{\Supmc}{MUTEK OS} Maintenance work.
97    \item{}{6}{18}{x}{\upmc}{Port of MUTEK OS}
98        Port of MUTEK OS on the NIOS2 and MICROBLAZE processors.
99    \item{V1}{6}{8}{x}{\tima}{DNA OS} The drivers required for the first CSG
100    milestone (delivrable \csgCoachArch).
101    \item{V2}{8}{18}{x}{\Stima}{DNA 0S} The drivers required for the
102    second CSG milestone ({\csgPrototypingOnly}).
103    \item{VF}{18}{33}{x}{\Stima}{DNA OS} Maintenance work.
104    \item{}{6}{18}{x}{\tima}{Port of DNA OS}
105        Port of MUTEK OS on the NIOS2 and MICROBLAZE processors.
106    \end{livrable}
107\end{workpackage}
Note: See TracBrowser for help on using the repository browser.