[291] | 1 | \begin{taskinfo} |
---|
| 2 | \let\UPMC\leader |
---|
| 3 | \let\TIMA\enable |
---|
| 4 | \end{taskinfo} |
---|
| 5 | % |
---|
| 6 | \begin{objectif} |
---|
| 7 | The objectives of this task are to allow the system designer to explore the |
---|
| 8 | design space by quickly prototyping and then to automatically generate the |
---|
| 9 | FPGA-SoC systems. It is described on figure~\ref{archi-csg} and it consists of: |
---|
| 10 | \begin{itemize} |
---|
| 11 | \item The development of the synthesizable models required for the connection |
---|
| 12 | of the coprocessors on the platform bus (2 bridges). |
---|
| 13 | \item The configuration and the development of drivers of the operating |
---|
| 14 | systems (Board Support Package, HAL). |
---|
| 15 | \item The CSG software that generates the SystemC simulators for prototyping |
---|
| 16 | and the FPGA-SoC system including its bitstream and software executable code. |
---|
| 17 | \end{itemize} |
---|
| 18 | A first release will be delivered at $T0+12$ to allow the demonstrators to start working. |
---|
| 19 | This release will include the standard communication schemes based on SoCLib MWMR component |
---|
| 20 | and support the neutral architectural template for prototyping and hardware generation. |
---|
| 21 | \end{objectif} |
---|
| 22 | % |
---|
| 23 | \begin{workpackage} |
---|
| 24 | \subtask{Bridge implementation} |
---|
| 25 | This \ST deals with the development of the synthesizable models required for |
---|
| 26 | the connection of the coprocessors on the platform bus. |
---|
| 27 | \begin{livrable} |
---|
[298] | 28 | \itemL{9}{18}{h}{\Stima}{HPC hardware \xilinx}{2:7:0} |
---|
[291] | 29 | \setMacroInAuxFile{hpcPlbBridge} |
---|
| 30 | The synthesizable VHDL description of a PLB/VCI bridge. |
---|
[298] | 31 | \itemL{9}{18}{h}{\Supmc}{HPC hardware \altera}{2:7:0} |
---|
[291] | 32 | \setMacroInAuxFile{hpcAvalonBridge} |
---|
| 33 | The synthesizable VHDL description of an AVALON/VCI bridge. |
---|
| 34 | \end{livrable} |
---|
| 35 | \subtask{OS setup} |
---|
| 36 | This \ST consists of the configuration of the SocLib DNA operating |
---|
| 37 | system and the development of drivers for the hardware architectural templates. |
---|
| 38 | For the \altera and \xilinx architectural templates, the OS must also be ported on |
---|
| 39 | the NIOS2 and MICROBLAZE processors. |
---|
| 40 | \begin{livrable} |
---|
| 41 | \itemV{6}{8}{x}{\Stima}{DNA OS} |
---|
| 42 | The drivers required for the first CSG milestone. |
---|
| 43 | \itemV{8}{18}{x}{\Stima}{DNA 0S} |
---|
| 44 | The drivers required for the second CSG milestone. |
---|
[298] | 45 | \itemL{18}{33}{x}{\Stima}{DNA OS drivers for SoCLib}{6:2:2} |
---|
| 46 | \OtherPartner{6}{33}{\Supmc} {2:1:1} |
---|
| 47 | \mustbecompleted{TIMA : ajouter des précisions sur le travail et ce |
---|
| 48 | que fait upmc} |
---|
[291] | 49 | Final release of the DNA OS drivers. |
---|
[298] | 50 | \itemL{6}{18}{x}{\Stima}{Driver ports}{3:1:0} |
---|
| 51 | \mustbecompleted{TIMA: tima sur Microblaze, UPMC sur Nios} |
---|
[291] | 52 | Porting of DNA OS on the NIOS2 and MICROBLAZE processors. |
---|
| 53 | \end{livrable} |
---|
| 54 | \subtask{Implementation of CSG} |
---|
| 55 | \begin{livrable} |
---|
[296] | 56 | \itemV{0}{12}{x}{\Supmc}{CSG} |
---|
[291] | 57 | The first software release of the CSG tool that will allow demonstrators to start |
---|
| 58 | working by using the neutral architectural template only for SystemC. |
---|
| 59 | \itemV{12}{18}{x}{\Supmc}{CSG} |
---|
| 60 | The second release of CSG integrates the VHDL driver for the neutral |
---|
| 61 | architectural template, and an integration of an HLS tools |
---|
| 62 | but only for SystemC prototyping. |
---|
| 63 | \itemV{18}{24}{x}{\Supmc}{CSG} |
---|
| 64 | This release extends CSG to FPGA-SoC generation for the \xilinx and |
---|
| 65 | \altera architectural template. |
---|
| 66 | \itemL{24}{36}{x}{\Supmc}{CSG tool}{6:5.5:5.5} |
---|
[298] | 67 | \OtherPartner{0}{36}{\Stima}{0:6:0} |
---|
| 68 | \mustbecompleted{TIMA : integration d'OS dans CSG, en |
---|
| 69 | particulier DNA} |
---|
[291] | 70 | \setMacroInAuxFile{csgImplementation} |
---|
| 71 | Final release of CSG enhanced by the demonstrator's feedback. |
---|
| 72 | \end{livrable} |
---|
| 73 | \end{workpackage} |
---|