Changeset 187


Ignore:
Timestamp:
Feb 15, 2010, 4:46:09 PM (14 years ago)
Author:
coach
Message:

UBS

Location:
anr
Files:
2 edited

Legend:

Unmodified
Added
Removed
  • anr/task-1.tex

    r186 r187  
    4545        communication schemes defined in the {\specCsgManual} deliverable must be described for
    4646        coprocessor synthesis.
    47     \itemL{6}{12}{d}{\Subs}{HAS specification}{1:0:0} \setMacroInAuxFile{specHasManual}
     47    \itemL{6}{12}{d}{\Subs}{HAS specification}{1:2:3} \setMacroInAuxFile{specHasManual}
    4848        The final version of the {\specGenManualI} deliverable updated with the first
    4949            feed-backs of the demonstrator \STs.
     
    119119        Specification of the GCC driver tool.
    120120    \itemL{3}{9}{x}{\Subs}{GCC/xcoach driver generator}{0:0:0}
    121         First elease of the GCC driver tool.
     121        First release of the GCC driver tool.
    122122        %en T0+18 car va peut etre evoluer en fonction du DSE µ-archi
    123     \itemL{9}{18}{x}{\Subs}{GCC/xcoach driver generator}{0:0:0}
     123    \itemL{9}{12}{x}{\Subs}{GCC/xcoach driver generator}{0:0:0}
    124124        Final release of the GCC driver tool.
    125125    \end{livrable}
  • anr/task-2.tex

    r155 r187  
    1010This task deals with the prototyping and the generation of FPGA-SoC digital systems.
    1111Its is described on figure~\ref{archi-csg}.
    12 Its objective is to allow the system designer to explore the system space design by
    13 quickly prototyping and then to generate automatically the FPGA-SoC system.
     12Its objective is to allow the system designer to explore the design space by
     13quickly prototyping and then to automatically generate the FPGA-SoC system.
    1414This task consists of
    1515\begin{itemize}
    16 \item the development of all the missing components (SytemC models and/or synthesizable VHDL models
     16\item The development of all the missing components (SytemC models and/or synthesizable VHDL models
    1717of the IP-cores),
    18 \item the configuration and the development of drivers of the operating systems (Board Support Package, HAL),
    19 \item the CSG software that generates the SystemC simulators for prototyping and the FPGA-SoC system
     18\item The configuration and the development of drivers of the operating systems (Board Support Package, HAL),
     19\item The CSG software that generates the SystemC simulators for prototyping and the FPGA-SoC system
    2020including its bitstream and software executable code,
    21 \item the specification of enhanced communication schemes and their sofware and hardware implementations.
     21\item The specification of enhanced communication schemes and their sofware and hardware implementations.
    2222\end{itemize}
    23 This task being based on the SocLib platform, a first release will be delivered at $T0+12$
     23This task being based on the SoCLib platform, a first release will be delivered at $T0+12$
    2424to allow the demonstrators to start working.
    25 This release will include the standard communication schemes (base on SocLib MWMR component)
     25This release will include the standard communication schemes (base on SoCLib MWMR component)
    2626and support the neutral architectural template for prototyping and hardware generation.
    2727\end{objectif}
     
    111111        The drivers required for the second CSG milestone ({\csgPrototypingOnly}).
    112112    \itemL{18}{33}{x}{\Supmc}{MUTEKH OS}{1:1:2}
    113         Maintenance work.
     113        Final release of the MUTEKH OS drivers.
    114114    \itemL{6}{18}{x}{\Supmc}{Port of MUTEKH OS}{1.0:1:0}
    115115        Porting of MUTEKH OS on the NIOS2 and MICROBLAZE processors.
     
    119119        The drivers required for the second CSG milestone ({\csgPrototypingOnly}).
    120120    \itemL{18}{33}{x}{\Stima}{DNA OS}{6:3:2}
    121         Maintenance work.
     121        Final release of the DNA OS drivers.
    122122    \itemL{6}{18}{x}{\Stima}{Port of DNA OS}{3:1:0}
    123123        Porting of DNA OS on the NIOS2 and MICROBLAZE processors.
Note: See TracChangeset for help on using the changeset viewer.