- Timestamp:
- Feb 19, 2010, 8:04:06 PM (15 years ago)
- Location:
- anr
- Files:
-
- 5 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/section-6.1.tex
r262 r267 47 47 of associated transformation, compilation and synthesis tools, and the 48 48 exploration of the interaction between algorithms and architectures. 49 CAIRN is a joint team with CNRS, INSA of Rennes,University of Rennes 1 and ENS Cachan.49 CAIRN is a joint team with CNRS, University of Rennes 1 and ENS Cachan. 50 50 51 51 \subsubsection{\lip/Compsys} -
anr/task-0.tex
r245 r267 39 39 \begin{livrable} 40 40 \itemL{0}{36}{}{\Supmc}{\upmc management}{1:1:1} Project management at the partner level. 41 \CoutHorsD{0}{36}{\Stima}{project management}{1:1:1} 41 42 \end{livrable} 42 43 \subtask This \ST consists firstly in the building, and next in the administration and the … … 51 52 infrastructure (adding \& suppressing account, retrieving forgotten passwords, 52 53 creation and closing development branch, ...) 53 \CoutHorsD{0}{36}{\Stima}{project management}{1:1:1}54 54 \CoutHorsD{0}{36}{\Slip}{project management}{1:1:1} 55 55 \end{livrable} -
anr/task-3.tex
r237 r267 49 49 { A SystemC simulation model for an extensible NIOS processor template, the VHDL model being 50 50 already available from \altera} 51 \itemV{ 12}{18}{h}{\Sirisa}{VHDL for an extensible MIPS}51 \itemV{3}{18}{h}{\Sirisa}{VHDL for an extensible MIPS} 52 52 {A synthesizable VHDL model for a simple extensible MIPS architectural template} 53 53 \itemL{18}{24}{h}{\Sirisa}{VHDL for extensible MIPS}{9:12:0} -
anr/task-4.tex
r244 r267 71 71 The high level specification tools, such as GAUT, have to be able to use synthesis feed-back 72 72 informations in order to explore the design space and to generate optimized architectures. 73 \itemL{24}{36}{x}{\Subs}{Micro-architecture Exploration}{0: 0:8}73 \itemL{24}{36}{x}{\Subs}{Micro-architecture Exploration}{0:4:4} 74 74 Release of the GAUT software that supports the features defined in \MAE 75 75 \end{livrable} -
anr/task-7.tex
r243 r267 67 67 They will be published on the public WEB site. 68 68 \begin{livrable} 69 \itemL{18}{24}{d}{\Stima}{CSG User manual}{0: 0:1}69 \itemL{18}{24}{d}{\Stima}{CSG User manual}{0:1:0} 70 70 This user manual shows how to generate a complete HW/SW system by using CSG tool. 71 \itemL{18}{24}{d}{\Slip}{HAS front-end user manual}{0: 0:1}71 \itemL{18}{24}{d}{\Slip}{HAS front-end user manual}{0:1:0} 72 72 This user manual shows how to apply loop transformations to a task. 73 \itemL{18}{ 24}{d}{\Sirisa}{ASIP user manual}{0:1:1}73 \itemL{18}{36}{d}{\Sirisa}{ASIP user manual}{0:1:1} 74 74 This user manual shows how to customize a processor to obtain an ASIP. 75 75 \itemL{18}{24}{d}{\Subs}{HLS user manual}{0:1:0}
Note: See TracChangeset
for help on using the changeset viewer.