#ifdef VHDL_TESTBENCH /* * $Id$ * * [ Description ] * */ #include "Behavioural/Stage_1_Ifetch/Predictor/Meta_Predictor/Two_Level_Branch_Predictor/Two_Level_Branch_Predictor_Glue/include/Two_Level_Branch_Predictor_Glue.h" namespace morpheo { namespace behavioural { namespace stage_1_ifetch { namespace predictor { namespace meta_predictor { namespace two_level_branch_predictor { namespace two_level_branch_predictor_glue { void Two_Level_Branch_Predictor_Glue::vhdl_testbench_transition () { log_printf(FUNC,Two_Level_Branch_Predictor_Glue,"vhdl_testbench_transition","Begin"); #ifndef SYSTEMCASS_SPECIFIC sc_cycle(0); #endif // In order with file Two_Level_Branch_Predictor_Glue_vhdl_testbench_port.cpp // Warning : if a output depend of a subcomponent, take directly the port of subcomponent // (because we have no control on the ordonnancer's policy) // _vhdl_testbench->add_input (PORT_READ( in_NRESET)); for (uint32_t i=0; i<_param._nb_prediction; i++) { if (_param._have_bht) { _vhdl_testbench->add_input (PORT_READ( in_PREDICT_BHT_ACK [i])); _vhdl_testbench->add_output (PORT_READ(out_PREDICT_BHT_ADDRESS [i])); } if (_param._have_bht and _param._have_pht) _vhdl_testbench->add_input (PORT_READ( in_PREDICT_BHT_HISTORY [i])); if (_param._have_pht) { _vhdl_testbench->add_input (PORT_READ( in_PREDICT_PHT_ACK [i])); _vhdl_testbench->add_output (PORT_READ(out_PREDICT_PHT_ADDRESS [i])); } _vhdl_testbench->add_output (PORT_READ(out_PREDICT_ACK [i])); _vhdl_testbench->add_input (PORT_READ( in_PREDICT_ADDRESS [i])); } for (uint32_t i=0; i<_param._nb_branch_complete; i++) { if (_param._have_bht) { _vhdl_testbench->add_input (PORT_READ( in_BRANCH_COMPLETE_BHT_ACK [i])); _vhdl_testbench->add_output (PORT_READ(out_BRANCH_COMPLETE_BHT_ADDRESS [i])); } if (_param._have_bht and _param._have_pht) _vhdl_testbench->add_input (PORT_READ( in_BRANCH_COMPLETE_BHT_HISTORY [i])); if (_param._have_pht) { _vhdl_testbench->add_input (PORT_READ( in_BRANCH_COMPLETE_PHT_ACK [i])); _vhdl_testbench->add_output (PORT_READ(out_BRANCH_COMPLETE_PHT_ADDRESS [i])); } _vhdl_testbench->add_output (PORT_READ(out_BRANCH_COMPLETE_ACK [i])); _vhdl_testbench->add_input (PORT_READ( in_BRANCH_COMPLETE_ADDRESS [i])); } // add_test : // - True : the cycle must be compare with the output of systemC // - False : no test _vhdl_testbench->add_test(true); _vhdl_testbench->new_cycle (); // always at the end log_printf(FUNC,Two_Level_Branch_Predictor_Glue,"vhdl_testbench_transition","End"); }; }; // end namespace two_level_branch_predictor_glue }; // end namespace two_level_branch_predictor }; // end namespace meta_predictor }; // end namespace predictor }; // end namespace stage_1_ifetch }; // end namespace behavioural }; // end namespace morpheo #endif