source: trunk/hardware/pic_conso.pro @ 10

Last change on this file since 10 was 10, checked in by bouyer, 5 years ago

Sync with design used to manufacture the boards

File size: 4.5 KB
Line 
1update=14 juin 2019 11:13:47 MEST
2version=1
3last_client=kicad
4[cvpcb]
5version=1
6NetIExt=net
7[general]
8version=1
9[schematic_editor]
10version=1
11PageLayoutDescrFile=
12PlotDirectoryName=
13SubpartIdSeparator=0
14SubpartFirstId=65
15NetFmtName=
16SpiceForceRefPrefix=0
17SpiceUseNetNumbers=0
18LabSize=60
19[eeschema]
20version=1
21LibDir=
22[pcbnew]
23version=1
24PageLayoutDescrFile=
25LastNetListRead=pic_conso.net
26CopperLayerCount=2
27BoardThickness=1.6
28AllowMicroVias=0
29AllowBlindVias=0
30RequireCourtyardDefinitions=0
31ProhibitOverlappingCourtyards=1
32MinTrackWidth=0.5
33MinViaDiameter=0.7999999999999999
34MinViaDrill=0.5
35MinMicroViaDiameter=0.2
36MinMicroViaDrill=0.09999999999999999
37MinHoleToHole=0.25
38TrackWidth1=0.5
39TrackWidth2=0.7
40TrackWidth3=0.8
41TrackWidth4=0.9
42TrackWidth5=1
43TrackWidth6=2
44TrackWidth7=4
45ViaDiameter1=1
46ViaDrill1=0.8
47ViaDiameter2=0.8
48ViaDrill2=0.5
49ViaDiameter3=1
50ViaDrill3=0.6
51ViaDiameter4=1.7
52ViaDrill4=0.8
53ViaDiameter5=2
54ViaDrill5=0.8
55ViaDiameter6=2
56ViaDrill6=1
57dPairWidth1=0.2
58dPairGap1=0.25
59dPairViaGap1=0.25
60SilkLineWidth=0.15
61SilkTextSizeV=1
62SilkTextSizeH=1
63SilkTextSizeThickness=0.15
64SilkTextItalic=0
65SilkTextUpright=1
66CopperLineWidth=0.2
67CopperTextSizeV=1.5
68CopperTextSizeH=1.5
69CopperTextThickness=0.3
70CopperTextItalic=0
71CopperTextUpright=1
72EdgeCutLineWidth=0.15
73CourtyardLineWidth=0.05
74OthersLineWidth=0.15
75OthersTextSizeV=1
76OthersTextSizeH=1
77OthersTextSizeThickness=0.15
78OthersTextItalic=0
79OthersTextUpright=1
80SolderMaskClearance=0.2
81SolderMaskMinWidth=0
82SolderPasteClearance=0
83SolderPasteRatio=0
84[pcbnew/Layer.F.Cu]
85Name=F.Cu
86Type=0
87Enabled=1
88[pcbnew/Layer.In1.Cu]
89Name=In1.Cu
90Type=0
91Enabled=0
92[pcbnew/Layer.In2.Cu]
93Name=In2.Cu
94Type=0
95Enabled=0
96[pcbnew/Layer.In3.Cu]
97Name=In3.Cu
98Type=0
99Enabled=0
100[pcbnew/Layer.In4.Cu]
101Name=In4.Cu
102Type=0
103Enabled=0
104[pcbnew/Layer.In5.Cu]
105Name=In5.Cu
106Type=0
107Enabled=0
108[pcbnew/Layer.In6.Cu]
109Name=In6.Cu
110Type=0
111Enabled=0
112[pcbnew/Layer.In7.Cu]
113Name=In7.Cu
114Type=0
115Enabled=0
116[pcbnew/Layer.In8.Cu]
117Name=In8.Cu
118Type=0
119Enabled=0
120[pcbnew/Layer.In9.Cu]
121Name=In9.Cu
122Type=0
123Enabled=0
124[pcbnew/Layer.In10.Cu]
125Name=In10.Cu
126Type=0
127Enabled=0
128[pcbnew/Layer.In11.Cu]
129Name=In11.Cu
130Type=0
131Enabled=0
132[pcbnew/Layer.In12.Cu]
133Name=In12.Cu
134Type=0
135Enabled=0
136[pcbnew/Layer.In13.Cu]
137Name=In13.Cu
138Type=0
139Enabled=0
140[pcbnew/Layer.In14.Cu]
141Name=In14.Cu
142Type=0
143Enabled=0
144[pcbnew/Layer.In15.Cu]
145Name=In15.Cu
146Type=0
147Enabled=0
148[pcbnew/Layer.In16.Cu]
149Name=In16.Cu
150Type=0
151Enabled=0
152[pcbnew/Layer.In17.Cu]
153Name=In17.Cu
154Type=0
155Enabled=0
156[pcbnew/Layer.In18.Cu]
157Name=In18.Cu
158Type=0
159Enabled=0
160[pcbnew/Layer.In19.Cu]
161Name=In19.Cu
162Type=0
163Enabled=0
164[pcbnew/Layer.In20.Cu]
165Name=In20.Cu
166Type=0
167Enabled=0
168[pcbnew/Layer.In21.Cu]
169Name=In21.Cu
170Type=0
171Enabled=0
172[pcbnew/Layer.In22.Cu]
173Name=In22.Cu
174Type=0
175Enabled=0
176[pcbnew/Layer.In23.Cu]
177Name=In23.Cu
178Type=0
179Enabled=0
180[pcbnew/Layer.In24.Cu]
181Name=In24.Cu
182Type=0
183Enabled=0
184[pcbnew/Layer.In25.Cu]
185Name=In25.Cu
186Type=0
187Enabled=0
188[pcbnew/Layer.In26.Cu]
189Name=In26.Cu
190Type=0
191Enabled=0
192[pcbnew/Layer.In27.Cu]
193Name=In27.Cu
194Type=0
195Enabled=0
196[pcbnew/Layer.In28.Cu]
197Name=In28.Cu
198Type=0
199Enabled=0
200[pcbnew/Layer.In29.Cu]
201Name=In29.Cu
202Type=0
203Enabled=0
204[pcbnew/Layer.In30.Cu]
205Name=In30.Cu
206Type=0
207Enabled=0
208[pcbnew/Layer.B.Cu]
209Name=B.Cu
210Type=0
211Enabled=1
212[pcbnew/Layer.B.Adhes]
213Enabled=1
214[pcbnew/Layer.F.Adhes]
215Enabled=1
216[pcbnew/Layer.B.Paste]
217Enabled=1
218[pcbnew/Layer.F.Paste]
219Enabled=1
220[pcbnew/Layer.B.SilkS]
221Enabled=1
222[pcbnew/Layer.F.SilkS]
223Enabled=1
224[pcbnew/Layer.B.Mask]
225Enabled=1
226[pcbnew/Layer.F.Mask]
227Enabled=1
228[pcbnew/Layer.Dwgs.User]
229Enabled=1
230[pcbnew/Layer.Cmts.User]
231Enabled=1
232[pcbnew/Layer.Eco1.User]
233Enabled=1
234[pcbnew/Layer.Eco2.User]
235Enabled=1
236[pcbnew/Layer.Edge.Cuts]
237Enabled=1
238[pcbnew/Layer.Margin]
239Enabled=1
240[pcbnew/Layer.B.CrtYd]
241Enabled=1
242[pcbnew/Layer.F.CrtYd]
243Enabled=1
244[pcbnew/Layer.B.Fab]
245Enabled=1
246[pcbnew/Layer.F.Fab]
247Enabled=1
248[pcbnew/Layer.Rescue]
249Enabled=0
250[pcbnew/Netclasses]
251[pcbnew/Netclasses/Default]
252Name=Default
253Clearance=0.4
254TrackWidth=0.5
255ViaDiameter=1
256ViaDrill=0.8
257uViaDiameter=0.3
258uViaDrill=0.1
259dPairWidth=0.2
260dPairGap=0.25
261dPairViaGap=0.25
262[pcbnew/Netclasses/1]
263Name=power
264Clearance=1
265TrackWidth=1
266ViaDiameter=1
267ViaDrill=0.8
268uViaDiameter=0.3
269uViaDrill=0.1
270dPairWidth=0.2
271dPairGap=0.25
272dPairViaGap=0.25
273[pcbnew/Netclasses/2]
274Name=power2
275Clearance=1
276TrackWidth=4
277ViaDiameter=1
278ViaDrill=0.8
279uViaDiameter=0.3
280uViaDrill=0.1
281dPairWidth=0.2
282dPairGap=0.25
283dPairViaGap=0.25
284[pcbnew/Netclasses/3]
285Name=powermedium
286Clearance=1
287TrackWidth=0.5
288ViaDiameter=1
289ViaDrill=0.8
290uViaDiameter=0.3
291uViaDrill=0.1
292dPairWidth=0.2
293dPairGap=0.25
294dPairViaGap=0.25
295[pcbnew/Netclasses/4]
296Name=powersmall
297Clearance=0.9
298TrackWidth=0.5
299ViaDiameter=1
300ViaDrill=0.8
301uViaDiameter=0.3
302uViaDrill=0.1
303dPairWidth=0.2
304dPairGap=0.25
305dPairViaGap=0.25
Note: See TracBrowser for help on using the repository browser.