source: PROJECT_CORE_MPI/CORE_MPI/TRUNK/MPICORETEST.syr @ 15

Last change on this file since 15 was 15, checked in by rolagamo, 12 years ago
File size: 11.5 KB
Line 
1Release 12.3 - xst M.70d (nt64)
2Copyright (c) 1995-2010 Xilinx, Inc.  All rights reserved.
3--> Parameter TMPDIR set to xst/projnav.tmp
4
5
6Total REAL time to Xst completion: 0.00 secs
7Total CPU time to Xst completion: 0.09 secs
8 
9--> Parameter xsthdpdir set to xst
10
11
12Total REAL time to Xst completion: 0.00 secs
13Total CPU time to Xst completion: 0.10 secs
14 
15--> Reading design: MPICORETEST.prj
16
17TABLE OF CONTENTS
18  1) Synthesis Options Summary
19  2) HDL Compilation
20  3) Design Hierarchy Analysis
21  4) HDL Analysis
22  5) HDL Synthesis
23     5.1) HDL Synthesis Report
24  6) Advanced HDL Synthesis
25     6.1) Advanced HDL Synthesis Report
26  7) Low Level Synthesis
27  8) Partition Report
28  9) Final Report
29        9.1) Device utilization summary
30        9.2) Partition Resource Summary
31        9.3) TIMING REPORT
32
33
34=========================================================================
35*                      Synthesis Options Summary                        *
36=========================================================================
37---- Source Parameters
38Input File Name                    : "MPICORETEST.prj"
39Input Format                       : mixed
40Ignore Synthesis Constraint File   : NO
41
42---- Target Parameters
43Output File Name                   : "MPICORETEST"
44Output Format                      : NGC
45Target Device                      : xc3s1200e-5-ft256
46
47---- Source Options
48Top Module Name                    : MPICORETEST
49Automatic FSM Extraction           : YES
50FSM Encoding Algorithm             : Auto
51Safe Implementation                : No
52FSM Style                          : LUT
53RAM Extraction                     : Yes
54RAM Style                          : Auto
55ROM Extraction                     : Yes
56Mux Style                          : Auto
57Decoder Extraction                 : YES
58Priority Encoder Extraction        : Yes
59Shift Register Extraction          : YES
60Logical Shifter Extraction         : YES
61XOR Collapsing                     : YES
62ROM Style                          : Auto
63Mux Extraction                     : Yes
64Resource Sharing                   : YES
65Asynchronous To Synchronous        : NO
66Multiplier Style                   : LUT
67Automatic Register Balancing       : No
68
69---- Target Options
70Add IO Buffers                     : YES
71Global Maximum Fanout              : 100000
72Add Generic Clock Buffer(BUFG)     : 24
73Register Duplication               : YES
74Slice Packing                      : YES
75Optimize Instantiated Primitives   : NO
76Use Clock Enable                   : Yes
77Use Synchronous Set                : Yes
78Use Synchronous Reset              : Yes
79Pack IO Registers into IOBs        : Auto
80Equivalent register Removal        : YES
81
82---- General Options
83Optimization Goal                  : Speed
84Optimization Effort                : 1
85Keep Hierarchy                     : Soft
86Netlist Hierarchy                  : As_Optimized
87RTL Output                         : Yes
88Global Optimization                : AllClockNets
89Read Cores                         : YES
90Write Timing Constraints           : NO
91Cross Clock Analysis               : NO
92Hierarchy Separator                : /
93Bus Delimiter                      : <>
94Case Specifier                     : Maintain
95Slice Utilization Ratio            : 100
96BRAM Utilization Ratio             : 100
97Verilog 2001                       : YES
98Auto BRAM Packing                  : NO
99Slice Utilization Ratio Delta      : 5
100
101=========================================================================
102
103
104=========================================================================
105*                          HDL Compilation                              *
106=========================================================================
107Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Arbiter.vhd" in Library NocLib.
108Entity <Arbiter> compiled.
109Entity <Arbiter> (Architecture <Behavioral>) compiled.
110Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/RAM_256.vhd" in Library NocLib.
111Entity <RAM_256> compiled.
112Entity <RAM_256> (Architecture <Behavioral>) compiled.
113Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER2_2.VHD" in Library NocLib.
114Entity <Scheduler2_2> compiled.
115Entity <Scheduler2_2> (Architecture <Behavioral>) compiled.
116Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER3_3.VHD" in Library NocLib.
117Entity <Scheduler3_3> compiled.
118Entity <Scheduler3_3> (Architecture <Behavioral>) compiled.
119Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER4_4.VHD" in Library NocLib.
120Entity <Scheduler4_4> compiled.
121Entity <Scheduler4_4> (Architecture <Behavioral>) compiled.
122Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER5_5.VHD" in Library NocLib.
123Entity <Scheduler5_5> compiled.
124Entity <Scheduler5_5> (Architecture <Behavioral>) compiled.
125Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER6_6.VHD" in Library NocLib.
126Entity <Scheduler6_6> compiled.
127Entity <Scheduler6_6> (Architecture <Behavioral>) compiled.
128Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER7_7.VHD" in Library NocLib.
129Entity <Scheduler7_7> compiled.
130Entity <Scheduler7_7> (Architecture <Behavioral>) compiled.
131Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER8_8.VHD" in Library NocLib.
132Entity <Scheduler8_8> compiled.
133Entity <Scheduler8_8> (Architecture <Behavioral>) compiled.
134Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER9_9.VHD" in Library NocLib.
135Entity <Scheduler9_9> compiled.
136Entity <Scheduler9_9> (Architecture <Behavioral>) compiled.
137Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER10_10.VHD" in Library NocLib.
138Entity <Scheduler10_10> compiled.
139Entity <Scheduler10_10> (Architecture <Behavioral>) compiled.
140Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER11_11.VHD" in Library NocLib.
141Entity <Scheduler11_11> compiled.
142Entity <Scheduler11_11> (Architecture <Behavioral>) compiled.
143Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER12_12.VHD" in Library NocLib.
144Entity <Scheduler12_12> compiled.
145Entity <Scheduler12_12> (Architecture <Behavioral>) compiled.
146Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER13_13.VHD" in Library NocLib.
147Entity <Scheduler13_13> compiled.
148Entity <Scheduler13_13> (Architecture <Behavioral>) compiled.
149Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER14_14.VHD" in Library NocLib.
150Entity <Scheduler14_14> compiled.
151Entity <Scheduler14_14> (Architecture <Behavioral>) compiled.
152Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER15_15.VHD" in Library NocLib.
153Entity <Scheduler15_15> compiled.
154Entity <Scheduler15_15> (Architecture <Behavioral>) compiled.
155Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER16_16.VHD" in Library NocLib.
156Entity <Scheduler16_16> compiled.
157Entity <Scheduler16_16> (Architecture <Behavioral>) compiled.
158Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Crossbit.vhd" in Library NocLib.
159Entity <Crossbit> compiled.
160Entity <Crossbit> (Architecture <Behavioral>) compiled.
161Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/FIFO_256_FWFT.vhd" in Library NocLib.
162Entity <FIFO_256_FWFT> compiled.
163Entity <FIFO_256_FWFT> (Architecture <Behavioral>) compiled.
164Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/CoreTypes.vhd" in Library NocLib.
165Package <CoreTypes> compiled.
166Package body <CoreTypes> compiled.
167Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/INPUT_PORT_MODULE.vhd" in Library NocLib.
168Entity <INPUT_PORT_MODULE> compiled.
169Entity <INPUT_PORT_MODULE> (Architecture <Behavioral>) compiled.
170Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/OUTPUT_PORT_MODULE.vhd" in Library NocLib.
171Entity <OUTPUT_PORT_MODULE> compiled.
172Entity <OUTPUT_PORT_MODULE> (Architecture <Behavioral_description>) compiled.
173Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Crossbar.vhd" in Library NocLib.
174Entity <Crossbar> compiled.
175Entity <Crossbar> (Architecture <Behavioral>) compiled.
176Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Scheduler.vhd" in Library NocLib.
177Entity <Scheduler> compiled.
178Entity <Scheduler> (Architecture <Behavioral>) compiled.
179Compiling vhdl file "C:/Core MPI/CORE_MPI/round_robbin_machine.vhd" in Library work.
180Entity <round_robbin_machine> compiled.
181Entity <round_robbin_machine> (Architecture <Behavioral>) compiled.
182Compiling vhdl file "C:/Core MPI/CORE_MPI/MUX1.vhd" in Library work.
183Entity <MUX1> compiled.
184Entity <MUX1> (Architecture <Behavioral>) compiled.
185Compiling vhdl file "C:/Core MPI/CORE_MPI/DEMUX1.vhd" in Library work.
186Entity <DEMUX1> compiled.
187Entity <DEMUX1> (Architecture <Behavioral>) compiled.
188Compiling vhdl file "C:/Core MPI/CORE_MPI/MUX8.vhd" in Library work.
189Entity <MUX8> compiled.
190Entity <MUX8> (Architecture <Behavioral>) compiled.
191Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SWITCH_GEN.vhd" in Library NocLib.
192Entity <SWITCH_GEN> compiled.
193Entity <SWITCH_GEN> (Architecture <Behavioral>) compiled.
194Compiling vhdl file "C:/Core MPI/CORE_MPI/Packet_type.vhd" in Library work.
195Package <Packet_type> compiled.
196Package body <Packet_type> compiled.
197Compiling vhdl file "C:/Core MPI/CORE_MPI/RAM_64.vhd" in Library work.
198Entity <RAM_64> compiled.
199Entity <RAM_64> (Architecture <Behavioral>) compiled.
200Compiling vhdl file "C:/Core MPI/CORE_MPI/FIFO_64_FWFT.vhd" in Library work.
201Entity <FIFO_64_FWFT> compiled.
202Entity <FIFO_64_FWFT> (Architecture <Behavioral>) compiled.
203Compiling vhdl file "C:/Core MPI/CORE_MPI/load_instr.vhd" in Library work.
204Entity <load_instr> compiled.
205Entity <load_instr> (Architecture <Behavioral>) compiled.
206Compiling vhdl file "C:/Core MPI/CORE_MPI/Ex0_Fsm.vhd" in Library work.
207Entity <Ex0_Fsm> compiled.
208Entity <Ex0_Fsm> (Architecture <Behavioral>) compiled.
209Compiling vhdl file "C:/Core MPI/CORE_MPI/EX1_FSM.vhd" in Library work.
210Entity <EX1_FSM> compiled.
211Entity <EX1_FSM> (Architecture <Behavioral>) compiled.
212Compiling vhdl file "C:/Core MPI/CORE_MPI/EX2_FSM.vhd" in Library work.
213Entity <EX2_FSM> compiled.
214Entity <EX2_FSM> (Architecture <Behavioral>) compiled.
215Compiling vhdl file "C:/Core MPI/CORE_MPI/EX3_FSM.vhd" in Library work.
216Entity <EX3_FSM> compiled.
217Entity <EX3_FSM> (Architecture <Behavioral>) compiled.
218Compiling vhdl file "C:/Core MPI/CORE_MPI/EX4_FSM.vhd" in Library work.
219Entity <EX4_FSM> compiled.
220Entity <EX4_FSM> (Architecture <Behavioral>) compiled.
221Compiling vhdl file "C:/Core MPI/CORE_MPI/DMA_ARBITER.vhd" in Library work.
222Entity <DMA_ARBITER> compiled.
223Entity <DMA_ARBITER> (Architecture <Behavioral>) compiled.
224Compiling vhdl file "C:/Core MPI/CORE_MPI/MPI_CORE_SCHEDULER.vhd" in Library work.
225Entity <MPI_CORE_SCHEDULER> compiled.
226Entity <MPI_CORE_SCHEDULER> (Architecture <Behavioral>) compiled.
227Compiling vhdl file "C:/Core MPI/CORE_MPI/CORE_MPI.vhd" in Library work.
228Entity <CORE_MPI> compiled.
229Entity <CORE_MPI> (Architecture <Structural>) compiled.
230Compiling vhdl file "C:/Core MPI/CORE_MPI/MPI_NOC.vhd" in Library work.
231Entity <MPI_NOC> compiled.
232Entity <MPI_NOC> (Architecture <structural>) compiled.
233Compiling vhdl file "C:/Core MPI/CORE_MPI/RAM_32_32.vhd" in Library work.
234Entity <RAM_v> compiled.
235Entity <RAM_v> (Architecture <Behavioral>) compiled.
236Compiling vhdl file "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" in Library work.
237Entity <MPICORETEST> compiled.
238ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 196. Wait for statement unsupported.
239ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 198. Wait for statement unsupported.
240ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 204. Wait for statement unsupported.
241ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 206. Wait for statement unsupported.
242-->
243
244Total memory usage is 286304 kilobytes
245
246Number of errors   :    4 (   0 filtered)
247Number of warnings :    0 (   0 filtered)
248Number of infos    :    0 (   0 filtered)
249
Note: See TracBrowser for help on using the repository browser.