1 | Release 12.3 - xst M.70d (nt64) |
---|
2 | Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved. |
---|
3 | --> Parameter TMPDIR set to xst/projnav.tmp |
---|
4 | |
---|
5 | |
---|
6 | Total REAL time to Xst completion: 0.00 secs |
---|
7 | Total CPU time to Xst completion: 0.09 secs |
---|
8 | |
---|
9 | --> Parameter xsthdpdir set to xst |
---|
10 | |
---|
11 | |
---|
12 | Total REAL time to Xst completion: 0.00 secs |
---|
13 | Total CPU time to Xst completion: 0.10 secs |
---|
14 | |
---|
15 | --> Reading design: MPICORETEST.prj |
---|
16 | |
---|
17 | TABLE OF CONTENTS |
---|
18 | 1) Synthesis Options Summary |
---|
19 | 2) HDL Compilation |
---|
20 | 3) Design Hierarchy Analysis |
---|
21 | 4) HDL Analysis |
---|
22 | 5) HDL Synthesis |
---|
23 | 5.1) HDL Synthesis Report |
---|
24 | 6) Advanced HDL Synthesis |
---|
25 | 6.1) Advanced HDL Synthesis Report |
---|
26 | 7) Low Level Synthesis |
---|
27 | 8) Partition Report |
---|
28 | 9) Final Report |
---|
29 | 9.1) Device utilization summary |
---|
30 | 9.2) Partition Resource Summary |
---|
31 | 9.3) TIMING REPORT |
---|
32 | |
---|
33 | |
---|
34 | ========================================================================= |
---|
35 | * Synthesis Options Summary * |
---|
36 | ========================================================================= |
---|
37 | ---- Source Parameters |
---|
38 | Input File Name : "MPICORETEST.prj" |
---|
39 | Input Format : mixed |
---|
40 | Ignore Synthesis Constraint File : NO |
---|
41 | |
---|
42 | ---- Target Parameters |
---|
43 | Output File Name : "MPICORETEST" |
---|
44 | Output Format : NGC |
---|
45 | Target Device : xc3s1200e-5-ft256 |
---|
46 | |
---|
47 | ---- Source Options |
---|
48 | Top Module Name : MPICORETEST |
---|
49 | Automatic FSM Extraction : YES |
---|
50 | FSM Encoding Algorithm : Auto |
---|
51 | Safe Implementation : No |
---|
52 | FSM Style : LUT |
---|
53 | RAM Extraction : Yes |
---|
54 | RAM Style : Auto |
---|
55 | ROM Extraction : Yes |
---|
56 | Mux Style : Auto |
---|
57 | Decoder Extraction : YES |
---|
58 | Priority Encoder Extraction : Yes |
---|
59 | Shift Register Extraction : YES |
---|
60 | Logical Shifter Extraction : YES |
---|
61 | XOR Collapsing : YES |
---|
62 | ROM Style : Auto |
---|
63 | Mux Extraction : Yes |
---|
64 | Resource Sharing : YES |
---|
65 | Asynchronous To Synchronous : NO |
---|
66 | Multiplier Style : LUT |
---|
67 | Automatic Register Balancing : No |
---|
68 | |
---|
69 | ---- Target Options |
---|
70 | Add IO Buffers : YES |
---|
71 | Global Maximum Fanout : 100000 |
---|
72 | Add Generic Clock Buffer(BUFG) : 24 |
---|
73 | Register Duplication : YES |
---|
74 | Slice Packing : YES |
---|
75 | Optimize Instantiated Primitives : NO |
---|
76 | Use Clock Enable : Yes |
---|
77 | Use Synchronous Set : Yes |
---|
78 | Use Synchronous Reset : Yes |
---|
79 | Pack IO Registers into IOBs : Auto |
---|
80 | Equivalent register Removal : YES |
---|
81 | |
---|
82 | ---- General Options |
---|
83 | Optimization Goal : Speed |
---|
84 | Optimization Effort : 1 |
---|
85 | Keep Hierarchy : Soft |
---|
86 | Netlist Hierarchy : As_Optimized |
---|
87 | RTL Output : Yes |
---|
88 | Global Optimization : AllClockNets |
---|
89 | Read Cores : YES |
---|
90 | Write Timing Constraints : NO |
---|
91 | Cross Clock Analysis : NO |
---|
92 | Hierarchy Separator : / |
---|
93 | Bus Delimiter : <> |
---|
94 | Case Specifier : Maintain |
---|
95 | Slice Utilization Ratio : 100 |
---|
96 | BRAM Utilization Ratio : 100 |
---|
97 | Verilog 2001 : YES |
---|
98 | Auto BRAM Packing : NO |
---|
99 | Slice Utilization Ratio Delta : 5 |
---|
100 | |
---|
101 | ========================================================================= |
---|
102 | |
---|
103 | |
---|
104 | ========================================================================= |
---|
105 | * HDL Compilation * |
---|
106 | ========================================================================= |
---|
107 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Arbiter.vhd" in Library NocLib. |
---|
108 | Entity <Arbiter> compiled. |
---|
109 | Entity <Arbiter> (Architecture <Behavioral>) compiled. |
---|
110 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/RAM_256.vhd" in Library NocLib. |
---|
111 | Entity <RAM_256> compiled. |
---|
112 | Entity <RAM_256> (Architecture <Behavioral>) compiled. |
---|
113 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER2_2.VHD" in Library NocLib. |
---|
114 | Entity <Scheduler2_2> compiled. |
---|
115 | Entity <Scheduler2_2> (Architecture <Behavioral>) compiled. |
---|
116 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER3_3.VHD" in Library NocLib. |
---|
117 | Entity <Scheduler3_3> compiled. |
---|
118 | Entity <Scheduler3_3> (Architecture <Behavioral>) compiled. |
---|
119 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER4_4.VHD" in Library NocLib. |
---|
120 | Entity <Scheduler4_4> compiled. |
---|
121 | Entity <Scheduler4_4> (Architecture <Behavioral>) compiled. |
---|
122 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER5_5.VHD" in Library NocLib. |
---|
123 | Entity <Scheduler5_5> compiled. |
---|
124 | Entity <Scheduler5_5> (Architecture <Behavioral>) compiled. |
---|
125 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER6_6.VHD" in Library NocLib. |
---|
126 | Entity <Scheduler6_6> compiled. |
---|
127 | Entity <Scheduler6_6> (Architecture <Behavioral>) compiled. |
---|
128 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER7_7.VHD" in Library NocLib. |
---|
129 | Entity <Scheduler7_7> compiled. |
---|
130 | Entity <Scheduler7_7> (Architecture <Behavioral>) compiled. |
---|
131 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER8_8.VHD" in Library NocLib. |
---|
132 | Entity <Scheduler8_8> compiled. |
---|
133 | Entity <Scheduler8_8> (Architecture <Behavioral>) compiled. |
---|
134 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER9_9.VHD" in Library NocLib. |
---|
135 | Entity <Scheduler9_9> compiled. |
---|
136 | Entity <Scheduler9_9> (Architecture <Behavioral>) compiled. |
---|
137 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER10_10.VHD" in Library NocLib. |
---|
138 | Entity <Scheduler10_10> compiled. |
---|
139 | Entity <Scheduler10_10> (Architecture <Behavioral>) compiled. |
---|
140 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER11_11.VHD" in Library NocLib. |
---|
141 | Entity <Scheduler11_11> compiled. |
---|
142 | Entity <Scheduler11_11> (Architecture <Behavioral>) compiled. |
---|
143 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER12_12.VHD" in Library NocLib. |
---|
144 | Entity <Scheduler12_12> compiled. |
---|
145 | Entity <Scheduler12_12> (Architecture <Behavioral>) compiled. |
---|
146 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER13_13.VHD" in Library NocLib. |
---|
147 | Entity <Scheduler13_13> compiled. |
---|
148 | Entity <Scheduler13_13> (Architecture <Behavioral>) compiled. |
---|
149 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER14_14.VHD" in Library NocLib. |
---|
150 | Entity <Scheduler14_14> compiled. |
---|
151 | Entity <Scheduler14_14> (Architecture <Behavioral>) compiled. |
---|
152 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER15_15.VHD" in Library NocLib. |
---|
153 | Entity <Scheduler15_15> compiled. |
---|
154 | Entity <Scheduler15_15> (Architecture <Behavioral>) compiled. |
---|
155 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SCHEDULER16_16.VHD" in Library NocLib. |
---|
156 | Entity <Scheduler16_16> compiled. |
---|
157 | Entity <Scheduler16_16> (Architecture <Behavioral>) compiled. |
---|
158 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Crossbit.vhd" in Library NocLib. |
---|
159 | Entity <Crossbit> compiled. |
---|
160 | Entity <Crossbit> (Architecture <Behavioral>) compiled. |
---|
161 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/FIFO_256_FWFT.vhd" in Library NocLib. |
---|
162 | Entity <FIFO_256_FWFT> compiled. |
---|
163 | Entity <FIFO_256_FWFT> (Architecture <Behavioral>) compiled. |
---|
164 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/CoreTypes.vhd" in Library NocLib. |
---|
165 | Package <CoreTypes> compiled. |
---|
166 | Package body <CoreTypes> compiled. |
---|
167 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/INPUT_PORT_MODULE.vhd" in Library NocLib. |
---|
168 | Entity <INPUT_PORT_MODULE> compiled. |
---|
169 | Entity <INPUT_PORT_MODULE> (Architecture <Behavioral>) compiled. |
---|
170 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/OUTPUT_PORT_MODULE.vhd" in Library NocLib. |
---|
171 | Entity <OUTPUT_PORT_MODULE> compiled. |
---|
172 | Entity <OUTPUT_PORT_MODULE> (Architecture <Behavioral_description>) compiled. |
---|
173 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Crossbar.vhd" in Library NocLib. |
---|
174 | Entity <Crossbar> compiled. |
---|
175 | Entity <Crossbar> (Architecture <Behavioral>) compiled. |
---|
176 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/Scheduler.vhd" in Library NocLib. |
---|
177 | Entity <Scheduler> compiled. |
---|
178 | Entity <Scheduler> (Architecture <Behavioral>) compiled. |
---|
179 | Compiling vhdl file "C:/Core MPI/CORE_MPI/round_robbin_machine.vhd" in Library work. |
---|
180 | Entity <round_robbin_machine> compiled. |
---|
181 | Entity <round_robbin_machine> (Architecture <Behavioral>) compiled. |
---|
182 | Compiling vhdl file "C:/Core MPI/CORE_MPI/MUX1.vhd" in Library work. |
---|
183 | Entity <MUX1> compiled. |
---|
184 | Entity <MUX1> (Architecture <Behavioral>) compiled. |
---|
185 | Compiling vhdl file "C:/Core MPI/CORE_MPI/DEMUX1.vhd" in Library work. |
---|
186 | Entity <DEMUX1> compiled. |
---|
187 | Entity <DEMUX1> (Architecture <Behavioral>) compiled. |
---|
188 | Compiling vhdl file "C:/Core MPI/CORE_MPI/MUX8.vhd" in Library work. |
---|
189 | Entity <MUX8> compiled. |
---|
190 | Entity <MUX8> (Architecture <Behavioral>) compiled. |
---|
191 | Compiling vhdl file "C:/Core MPI/SWITCH_GENERIC_16_16/SWITCH_GEN.vhd" in Library NocLib. |
---|
192 | Entity <SWITCH_GEN> compiled. |
---|
193 | Entity <SWITCH_GEN> (Architecture <Behavioral>) compiled. |
---|
194 | Compiling vhdl file "C:/Core MPI/CORE_MPI/Packet_type.vhd" in Library work. |
---|
195 | Package <Packet_type> compiled. |
---|
196 | Package body <Packet_type> compiled. |
---|
197 | Compiling vhdl file "C:/Core MPI/CORE_MPI/RAM_64.vhd" in Library work. |
---|
198 | Entity <RAM_64> compiled. |
---|
199 | Entity <RAM_64> (Architecture <Behavioral>) compiled. |
---|
200 | Compiling vhdl file "C:/Core MPI/CORE_MPI/FIFO_64_FWFT.vhd" in Library work. |
---|
201 | Entity <FIFO_64_FWFT> compiled. |
---|
202 | Entity <FIFO_64_FWFT> (Architecture <Behavioral>) compiled. |
---|
203 | Compiling vhdl file "C:/Core MPI/CORE_MPI/load_instr.vhd" in Library work. |
---|
204 | Entity <load_instr> compiled. |
---|
205 | Entity <load_instr> (Architecture <Behavioral>) compiled. |
---|
206 | Compiling vhdl file "C:/Core MPI/CORE_MPI/Ex0_Fsm.vhd" in Library work. |
---|
207 | Entity <Ex0_Fsm> compiled. |
---|
208 | Entity <Ex0_Fsm> (Architecture <Behavioral>) compiled. |
---|
209 | Compiling vhdl file "C:/Core MPI/CORE_MPI/EX1_FSM.vhd" in Library work. |
---|
210 | Entity <EX1_FSM> compiled. |
---|
211 | Entity <EX1_FSM> (Architecture <Behavioral>) compiled. |
---|
212 | Compiling vhdl file "C:/Core MPI/CORE_MPI/EX2_FSM.vhd" in Library work. |
---|
213 | Entity <EX2_FSM> compiled. |
---|
214 | Entity <EX2_FSM> (Architecture <Behavioral>) compiled. |
---|
215 | Compiling vhdl file "C:/Core MPI/CORE_MPI/EX3_FSM.vhd" in Library work. |
---|
216 | Entity <EX3_FSM> compiled. |
---|
217 | Entity <EX3_FSM> (Architecture <Behavioral>) compiled. |
---|
218 | Compiling vhdl file "C:/Core MPI/CORE_MPI/EX4_FSM.vhd" in Library work. |
---|
219 | Entity <EX4_FSM> compiled. |
---|
220 | Entity <EX4_FSM> (Architecture <Behavioral>) compiled. |
---|
221 | Compiling vhdl file "C:/Core MPI/CORE_MPI/DMA_ARBITER.vhd" in Library work. |
---|
222 | Entity <DMA_ARBITER> compiled. |
---|
223 | Entity <DMA_ARBITER> (Architecture <Behavioral>) compiled. |
---|
224 | Compiling vhdl file "C:/Core MPI/CORE_MPI/MPI_CORE_SCHEDULER.vhd" in Library work. |
---|
225 | Entity <MPI_CORE_SCHEDULER> compiled. |
---|
226 | Entity <MPI_CORE_SCHEDULER> (Architecture <Behavioral>) compiled. |
---|
227 | Compiling vhdl file "C:/Core MPI/CORE_MPI/CORE_MPI.vhd" in Library work. |
---|
228 | Entity <CORE_MPI> compiled. |
---|
229 | Entity <CORE_MPI> (Architecture <Structural>) compiled. |
---|
230 | Compiling vhdl file "C:/Core MPI/CORE_MPI/MPI_NOC.vhd" in Library work. |
---|
231 | Entity <MPI_NOC> compiled. |
---|
232 | Entity <MPI_NOC> (Architecture <structural>) compiled. |
---|
233 | Compiling vhdl file "C:/Core MPI/CORE_MPI/RAM_32_32.vhd" in Library work. |
---|
234 | Entity <RAM_v> compiled. |
---|
235 | Entity <RAM_v> (Architecture <Behavioral>) compiled. |
---|
236 | Compiling vhdl file "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" in Library work. |
---|
237 | Entity <MPICORETEST> compiled. |
---|
238 | ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 196. Wait for statement unsupported. |
---|
239 | ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 198. Wait for statement unsupported. |
---|
240 | ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 204. Wait for statement unsupported. |
---|
241 | ERROR:HDLParsers:1015 - "C:/Core MPI/CORE_MPI/MPICORETEST.vhd" Line 206. Wait for statement unsupported. |
---|
242 | --> |
---|
243 | |
---|
244 | Total memory usage is 286304 kilobytes |
---|
245 | |
---|
246 | Number of errors : 4 ( 0 filtered) |
---|
247 | Number of warnings : 0 ( 0 filtered) |
---|
248 | Number of infos : 0 ( 0 filtered) |
---|
249 | |
---|