| Line | |
|---|
| 1 | Release 12.3 - par M.70d (nt64) |
|---|
| 2 | Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved. |
|---|
| 3 | |
|---|
| 4 | Tue Aug 14 16:11:52 2012 |
|---|
| 5 | |
|---|
| 6 | All signals are completely routed. |
|---|
| 7 | |
|---|
| 8 | WARNING:ParHelpers:361 - There are 8 loadless signals in this design. This design will cause Bitgen to issue DRC |
|---|
| 9 | warnings. |
|---|
| 10 | |
|---|
| 11 | uut/connect_core[1].hardmpi/Instruction_Fifo1/fifo_RAM_64/Mram_RAM1_RAMD_O |
|---|
| 12 | uut/connect_core[1].hardmpi/Instruction_Fifo1/fifo_RAM_64/Mram_RAM2_RAMD_O |
|---|
| 13 | uut/connect_core[1].hardmpi/Instruction_Fifo2/fifo_RAM_64/Mram_RAM1_RAMD_O |
|---|
| 14 | uut/connect_core[1].hardmpi/Instruction_Fifo2/fifo_RAM_64/Mram_RAM2_RAMD_O |
|---|
| 15 | uut/connect_core[2].hardmpi/Instruction_Fifo1/fifo_RAM_64/Mram_RAM1_RAMD_O |
|---|
| 16 | uut/connect_core[2].hardmpi/Instruction_Fifo1/fifo_RAM_64/Mram_RAM2_RAMD_O |
|---|
| 17 | uut/connect_core[2].hardmpi/Instruction_Fifo2/fifo_RAM_64/Mram_RAM1_RAMD_O |
|---|
| 18 | uut/connect_core[2].hardmpi/Instruction_Fifo2/fifo_RAM_64/Mram_RAM2_RAMD_O |
|---|
| 19 | |
|---|
| 20 | |
|---|
Note: See
TracBrowser
for help on using the repository browser.