[15] | 1 | <?xml version='1.0' encoding='UTF-8'?> |
---|
| 2 | <report-views version="2.0" > |
---|
| 3 | <header> |
---|
| 4 | <DateModified>2012-04-25T14:14:13</DateModified> |
---|
| 5 | <ModuleName>MPICORETEST</ModuleName> |
---|
| 6 | <SummaryTimeStamp>2012-04-19T21:45:39</SummaryTimeStamp> |
---|
| 7 | <SavedFilePath>C:/Core MPI/CORE_MPI/iseconfig/MPI_NOC.xreport</SavedFilePath> |
---|
| 8 | <ImplementationReportsDirectory>C:/Core MPI/CORE_MPI\</ImplementationReportsDirectory> |
---|
| 9 | <DateInitialized>2012-04-25T14:14:13</DateInitialized> |
---|
| 10 | <EnableMessageFiltering>false</EnableMessageFiltering> |
---|
| 11 | </header> |
---|
| 12 | <body> |
---|
| 13 | <viewgroup label="Design Overview" > |
---|
| 14 | <view inputState="Unknown" program="implementation" ExpandErrors="true" ShowPartitionData="false" ExpandConstraints="true" type="FPGASummary" file="MPICORETEST_summary.html" label="Summary" ExpandClockNets="true" ExpandWarnings="true" > |
---|
| 15 | <toc-item title="Design Overview" target="Design Overview" /> |
---|
| 16 | <toc-item title="Design Utilization Summary" target="Design Utilization Summary" /> |
---|
| 17 | <toc-item title="Performance Summary" target="Performance Summary" /> |
---|
| 18 | <toc-item title="Failing Constraints" target="Failing Constraints" /> |
---|
| 19 | <toc-item title="Detailed Reports" target="Detailed Reports" /> |
---|
| 20 | </view> |
---|
| 21 | <view inputState="Unknown" program="implementation" contextTags="FPGA_ONLY" hidden="true" type="HTML" file="MPICORETEST_envsettings.html" label="System Settings" /> |
---|
| 22 | <view inputState="Translated" program="map" locator="MAP_IOB_TABLE" contextTags="FPGA_ONLY" type="IOBProperties" file="MPICORETEST_map.xrpt" showConstraints="0" label="IOB Properties" /> |
---|
| 23 | <view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Control_Sets" file="MPICORETEST_map.xrpt" label="Control Set Information" /> |
---|
| 24 | <view inputState="Translated" program="map" locator="MAP_MODULE_HIERARCHY" contextTags="FPGA_ONLY" type="Module_Utilization" file="MPICORETEST_map.xrpt" label="Module Level Utilization" /> |
---|
| 25 | <view inputState="Mapped" program="par" locator="CONSTRAINT_TABLE" contextTags="FPGA_ONLY" type="ConstraintsData" file="MPICORETEST.ptwx" showConstraints="0" label="Timing Constraints" translator="ptwxToTableXML.xslt" /> |
---|
| 26 | <view inputState="Mapped" program="par" locator="PAR_PINOUT_BY_PIN_NUMBER" contextTags="FPGA_ONLY" type="PinoutData" file="MPICORETEST_par.xrpt" showConstraints="0" label="Pinout Report" /> |
---|
| 27 | <view inputState="Mapped" program="par" locator="PAR_CLOCK_TABLE" contextTags="FPGA_ONLY" type="ClocksData" file="MPICORETEST_par.xrpt" showConstraints="0" label="Clock Report" /> |
---|
| 28 | <view inputState="Mapped" program="par" contextTags="FPGA_ONLY,EDK_OFF" type="Timing_Analyzer" file="MPICORETEST.twx" label="Static Timing" /> |
---|
| 29 | <view inputState="Translated" program="cpldfit" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="EXTERNAL_HTML" file="MPICORETEST_html/fit/report.htm" label="CPLD Fitter Report" /> |
---|
| 30 | <view inputState="Fitted" program="taengine" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="EXTERNAL_HTML" file="MPICORETEST_html/tim/report.htm" label="CPLD Timing Report" /> |
---|
| 31 | </viewgroup> |
---|
| 32 | <viewgroup label="XPS Errors and Warnings" > |
---|
| 33 | <view program="platgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/platgen.xmsgs" label="Platgen Messages" /> |
---|
| 34 | <view program="libgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/libgen.xmsgs" label="Libgen Messages" /> |
---|
| 35 | <view program="simgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/simgen.xmsgs" label="Simgen Messages" /> |
---|
| 36 | <view program="bitinit" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/bitinit.xmsgs" label="BitInit Messages" /> |
---|
| 37 | </viewgroup> |
---|
| 38 | <viewgroup label="XPS Reports" > |
---|
| 39 | <view inputState="PreSynthesized" program="platgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="platgen.log" label="Platgen Log File" /> |
---|
| 40 | <view inputState="PreSynthesized" program="libgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="libgen.log" label="Libgen Log File" /> |
---|
| 41 | <view inputState="PreSynthesized" program="simgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="simgen.log" label="Simgen Log File" /> |
---|
| 42 | <view inputState="PreSynthesized" program="bitinit" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="bitinit.log" label="BitInit Log File" /> |
---|
| 43 | <view inputState="PreSynthesized" program="system" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="MPICORETEST.log" label="System Log File" /> |
---|
| 44 | </viewgroup> |
---|
| 45 | <viewgroup label="Errors and Warnings" > |
---|
| 46 | <view program="pn" WrapMessages="true" contextTags="EDK_OFF" type="MessageList" hideColumns="Filtered, New" file="_xmsgs/pn_parser.xmsgs" label="Parser Messages" /> |
---|
| 47 | <view program="xst" WrapMessages="true" contextTags="XST_ONLY,EDK_OFF" hidden="false" type="MessageList" hideColumns="Filtered" file="_xmsgs/xst.xmsgs" label="Synthesis Messages" /> |
---|
| 48 | <view inputState="Synthesized" program="ngdbuild" WrapMessages="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/ngdbuild.xmsgs" label="Translation Messages" /> |
---|
| 49 | <view inputState="Translated" program="map" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/map.xmsgs" label="Map Messages" /> |
---|
| 50 | <view inputState="Mapped" program="par" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/par.xmsgs" label="Place and Route Messages" /> |
---|
| 51 | <view inputState="Routed" program="trce" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/trce.xmsgs" label="Timing Messages" /> |
---|
| 52 | <view inputState="Routed" program="xpwr" WrapMessages="true" contextTags="EDK_OFF" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/xpwr.xmsgs" label="Power Messages" /> |
---|
| 53 | <view inputState="Routed" program="bitgen" WrapMessages="true" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/bitgen.xmsgs" label="Bitgen Messages" /> |
---|
| 54 | <view inputState="Translated" program="cpldfit" WrapMessages="true" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/cpldfit.xmsgs" label="Fitter Messages" /> |
---|
| 55 | <view inputState="Current" program="implementation" WrapMessages="true" fileList="_xmsgs/xst.xmsgs,_xmsgs/ngdbuild.xmsgs,_xmsgs/map.xmsgs,_xmsgs/par.xmsgs,_xmsgs/trce.xmsgs,_xmsgs/xpwr.xmsgs,_xmsgs/bitgen.xmsgs" contextTags="FPGA_ONLY" type="MessageList" hideColumns="Filtered" file="_xmsgs/*.xmsgs" label="All Implementation Messages" /> |
---|
| 56 | <view inputState="Current" program="fitting" WrapMessages="true" fileList="_xmsgs/xst.xmsgs,_xmsgs/ngdbuild.xmsgs,_xmsgs/cpldfit.xmsgs,_xmsgs/xpwr.xmsgs" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="CPLD_MessageList" hideColumns="Filtered" file="_xmsgs/*.xmsgs" label="All Implementation Messages (CPLD)" /> |
---|
| 57 | </viewgroup> |
---|
| 58 | <viewgroup label="Detailed Reports" > |
---|
| 59 | <view program="xst" contextTags="XST_ONLY,EDK_OFF" hidden="false" type="Report" file="MPICORETEST.syr" label="Synthesis Report" > |
---|
| 60 | <toc-item title="Top of Report" target="Copyright " searchDir="Forward" /> |
---|
| 61 | <toc-item title="Synthesis Options Summary" target=" Synthesis Options Summary " /> |
---|
| 62 | <toc-item title="HDL Compilation" target=" HDL Compilation " /> |
---|
| 63 | <toc-item title="Design Hierarchy Analysis" target=" Design Hierarchy Analysis " /> |
---|
| 64 | <toc-item title="HDL Analysis" target=" HDL Analysis " /> |
---|
| 65 | <toc-item title="HDL Parsing" target=" HDL Parsing " /> |
---|
| 66 | <toc-item title="HDL Elaboration" target=" HDL Elaboration " /> |
---|
| 67 | <toc-item title="HDL Synthesis" target=" HDL Synthesis " /> |
---|
| 68 | <toc-item title="HDL Synthesis Report" target="HDL Synthesis Report" searchCnt="2" searchDir="Backward" subItemLevel="1" /> |
---|
| 69 | <toc-item title="Advanced HDL Synthesis" target=" Advanced HDL Synthesis " searchDir="Backward" /> |
---|
| 70 | <toc-item title="Advanced HDL Synthesis Report" target="Advanced HDL Synthesis Report" subItemLevel="1" /> |
---|
| 71 | <toc-item title="Low Level Synthesis" target=" Low Level Synthesis " /> |
---|
| 72 | <toc-item title="Partition Report" target=" Partition Report " /> |
---|
| 73 | <toc-item title="Final Report" target=" Final Report " /> |
---|
| 74 | <toc-item title="Design Summary" target=" Design Summary " /> |
---|
| 75 | <toc-item title="Primitive and Black Box Usage" target="Primitive and Black Box Usage:" subItemLevel="1" /> |
---|
| 76 | <toc-item title="Device Utilization Summary" target="Device utilization summary:" subItemLevel="1" /> |
---|
| 77 | <toc-item title="Partition Resource Summary" target="Partition Resource Summary:" subItemLevel="1" /> |
---|
| 78 | <toc-item title="Timing Report" target="Timing Report" subItemLevel="1" /> |
---|
| 79 | <toc-item title="Clock Information" target="Clock Information" subItemLevel="2" /> |
---|
| 80 | <toc-item title="Asynchronous Control Signals Information" target="Asynchronous Control Signals Information" subItemLevel="2" /> |
---|
| 81 | <toc-item title="Timing Summary" target="Timing Summary" subItemLevel="2" /> |
---|
| 82 | <toc-item title="Timing Details" target="Timing Details" subItemLevel="2" /> |
---|
| 83 | <toc-item title="Cross Clock Domains Report" target="Cross Clock Domains Report:" subItemLevel="2" /> |
---|
| 84 | </view> |
---|
| 85 | <view program="synplify" contextTags="SYNPLIFY_ONLY,EDK_OFF" hidden="true" type="Report" file="MPICORETEST.srr" label="Synplify Report" /> |
---|
| 86 | <view program="precision" contextTags="PRECISION_ONLY,EDK_OFF" hidden="true" type="Report" file="MPICORETEST.prec_log" label="Precision Report" /> |
---|
| 87 | <view inputState="Synthesized" program="ngdbuild" type="Report" file="MPICORETEST.bld" label="Translation Report" > |
---|
| 88 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 89 | <toc-item title="Command Line" target="Command Line:" /> |
---|
| 90 | <toc-item title="Partition Status" target="Partition Implementation Status" /> |
---|
| 91 | <toc-item title="Final Summary" target="NGDBUILD Design Results Summary:" /> |
---|
| 92 | </view> |
---|
| 93 | <view inputState="Translated" program="map" contextTags="FPGA_ONLY" type="Report" file="MPICORETEST_map.mrp" label="Map Report" > |
---|
| 94 | <toc-item title="Top of Report" target="Release" searchDir="Forward" /> |
---|
| 95 | <toc-item title="Section 1: Errors" target="Section 1 -" searchDir="Backward" /> |
---|
| 96 | <toc-item title="Section 2: Warnings" target="Section 2 -" searchDir="Backward" /> |
---|
| 97 | <toc-item title="Section 3: Infos" target="Section 3 -" searchDir="Backward" /> |
---|
| 98 | <toc-item title="Section 4: Removed Logic Summary" target="Section 4 -" searchDir="Backward" /> |
---|
| 99 | <toc-item title="Section 5: Removed Logic" target="Section 5 -" searchDir="Backward" /> |
---|
| 100 | <toc-item title="Section 6: IOB Properties" target="Section 6 -" searchDir="Backward" /> |
---|
| 101 | <toc-item title="Section 7: RPMs" target="Section 7 -" searchDir="Backward" /> |
---|
| 102 | <toc-item title="Section 8: Guide Report" target="Section 8 -" searchDir="Backward" /> |
---|
| 103 | <toc-item title="Section 9: Area Group and Partition Summary" target="Section 9 -" searchDir="Backward" /> |
---|
| 104 | <toc-item title="Section 10: Timing Report" target="Section 10 -" searchDir="Backward" /> |
---|
| 105 | <toc-item title="Section 11: Configuration String Details" target="Section 11 -" searchDir="Backward" /> |
---|
| 106 | <toc-item title="Section 12: Control Set Information" target="Section 12 -" searchDir="Backward" /> |
---|
| 107 | <toc-item title="Section 13: Utilization by Hierarchy" target="Section 13 -" searchDir="Backward" /> |
---|
| 108 | </view> |
---|
| 109 | <view inputState="Mapped" program="par" contextTags="FPGA_ONLY" type="Report" file="MPICORETEST.par" label="Place and Route Report" > |
---|
| 110 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 111 | <toc-item title="Device Utilization" target="Device Utilization Summary:" /> |
---|
| 112 | <toc-item title="Router Information" target="Starting Router" /> |
---|
| 113 | <toc-item title="Partition Status" target="Partition Implementation Status" /> |
---|
| 114 | <toc-item title="Clock Report" target="Generating Clock Report" /> |
---|
| 115 | <toc-item title="Timing Results" target="Timing Score:" /> |
---|
| 116 | <toc-item title="Final Summary" target="Peak Memory Usage:" /> |
---|
| 117 | </view> |
---|
| 118 | <view inputState="Routed" program="trce" contextTags="FPGA_ONLY" type="Report" file="MPICORETEST.twr" label="Post-PAR Static Timing Report" > |
---|
| 119 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 120 | <toc-item title="Timing Report Description" target="Device,package,speed:" /> |
---|
| 121 | <toc-item title="Informational Messages" target="INFO:" /> |
---|
| 122 | <toc-item title="Warning Messages" target="WARNING:" /> |
---|
| 123 | <toc-item title="Timing Constraints" target="Timing constraint:" /> |
---|
| 124 | <toc-item title="Derived Constraint Report" target="Derived Constraint Report" /> |
---|
| 125 | <toc-item title="Data Sheet Report" target="Data Sheet report:" /> |
---|
| 126 | <toc-item title="Timing Summary" target="Timing summary:" /> |
---|
| 127 | <toc-item title="Trace Settings" target="Trace Settings:" /> |
---|
| 128 | </view> |
---|
| 129 | <view inputState="Translated" program="cpldfit" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="Report" file="MPICORETEST.rpt" label="CPLD Fitter Report (Text)" > |
---|
| 130 | <toc-item title="Top of Report" target="cpldfit:" searchDir="Forward" /> |
---|
| 131 | <toc-item title="Resources Summary" target="** Mapped Resource Summary **" /> |
---|
| 132 | <toc-item title="Pin Resources" target="** Pin Resources **" /> |
---|
| 133 | <toc-item title="Global Resources" target="** Global Control Resources **" /> |
---|
| 134 | </view> |
---|
| 135 | <view inputState="Fitted" program="taengine" contextTags="CPLD_ONLY,EDK_OFF" hidden="true" type="Report" file="MPICORETEST.tim" label="CPLD Timing Report (Text)" > |
---|
| 136 | <toc-item title="Top of Report" target="Performance Summary Report" searchDir="Forward" /> |
---|
| 137 | <toc-item title="Performance Summary" target="Performance Summary:" /> |
---|
| 138 | </view> |
---|
| 139 | <view inputState="Routed" program="xpwr" contextTags="EDK_OFF" type="Report" file="MPICORETEST.pwr" label="Power Report" > |
---|
| 140 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 141 | <toc-item title="Power summary" target="Power summary" /> |
---|
| 142 | <toc-item title="Thermal summary" target="Thermal summary" /> |
---|
| 143 | </view> |
---|
| 144 | <view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" type="Report" file="MPICORETEST.bgn" label="Bitgen Report" > |
---|
| 145 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 146 | <toc-item title="Bitgen Options" target="Summary of Bitgen Options:" /> |
---|
| 147 | <toc-item title="Final Summary" target="DRC detected" /> |
---|
| 148 | </view> |
---|
| 149 | </viewgroup> |
---|
| 150 | <viewgroup label="Secondary Reports" > |
---|
| 151 | <view inputState="PreSynthesized" program="isim" hidden="if_missing" type="Secondary_Report" file="isim.log" label="ISIM Simulator Log" /> |
---|
| 152 | <view inputState="Synthesized" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/synthesis/MPICORETEST_synthesis.nlf" label="Post-Synthesis Simulation Model Report" > |
---|
| 153 | <toc-item title="Top of Report" target="Release" searchDir="Forward" /> |
---|
| 154 | </view> |
---|
| 155 | <view inputState="Translated" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/translate/MPICORETEST_translate.nlf" label="Post-Translate Simulation Model Report" > |
---|
| 156 | <toc-item title="Top of Report" target="Release" searchDir="Forward" /> |
---|
| 157 | </view> |
---|
| 158 | <view inputState="Translated" program="netgen" hidden="if_missing" type="Secondary_Report" file="MPICORETEST_tran_fecn.nlf" label="Post-Translate Formality Netlist Report" /> |
---|
| 159 | <view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="MPICORETEST_map.map" label="Map Log File" > |
---|
| 160 | <toc-item title="Top of Report" target="Release" searchDir="Forward" /> |
---|
| 161 | <toc-item title="Design Information" target="Design Information" /> |
---|
| 162 | <toc-item title="Design Summary" target="Design Summary" /> |
---|
| 163 | </view> |
---|
| 164 | <view inputState="Routed" program="smartxplorer" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="smartxplorer_results/smartxplorer.txt" label="SmartXplorer Report" /> |
---|
| 165 | <view inputState="Mapped" program="trce" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST_preroute.twr" label="Post-Map Static Timing Report" > |
---|
| 166 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 167 | <toc-item title="Timing Report Description" target="Device,package,speed:" /> |
---|
| 168 | <toc-item title="Informational Messages" target="INFO:" /> |
---|
| 169 | <toc-item title="Warning Messages" target="WARNING:" /> |
---|
| 170 | <toc-item title="Timing Constraints" target="Timing constraint:" /> |
---|
| 171 | <toc-item title="Derived Constraint Report" target="Derived Constraint Report" /> |
---|
| 172 | <toc-item title="Data Sheet Report" target="Data Sheet report:" /> |
---|
| 173 | <toc-item title="Timing Summary" target="Timing summary:" /> |
---|
| 174 | <toc-item title="Trace Settings" target="Trace Settings:" /> |
---|
| 175 | </view> |
---|
| 176 | <view inputState="Mapped" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/map/MPICORETEST_map.nlf" label="Post-Map Simulation Model Report" /> |
---|
| 177 | <view inputState="Mapped" program="map" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST_map.psr" label="Physical Synthesis Report" > |
---|
| 178 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 179 | </view> |
---|
| 180 | <view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Pad_Report" file="MPICORETEST_pad.txt" label="Pad Report" > |
---|
| 181 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 182 | </view> |
---|
| 183 | <view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="MPICORETEST.unroutes" label="Unroutes Report" > |
---|
| 184 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 185 | </view> |
---|
| 186 | <view inputState="Mapped" program="map" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST_preroute.tsi" label="Post-Map Constraints Interaction Report" > |
---|
| 187 | <toc-item title="Top of Report" target="Release" searchDir="Forward" /> |
---|
| 188 | </view> |
---|
| 189 | <view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.grf" label="Guide Results Report" /> |
---|
| 190 | <view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.dly" label="Asynchronous Delay Report" /> |
---|
| 191 | <view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.clk_rgn" label="Clock Region Report" /> |
---|
| 192 | <view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.tsi" label="Post-Place and Route Constraints Interaction Report" > |
---|
| 193 | <toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" /> |
---|
| 194 | </view> |
---|
| 195 | <view inputState="Routed" program="netgen" hidden="if_missing" type="Secondary_Report" file="MPICORETEST_par_fecn.nlf" label="Post-Place and Route Formality Netlist Report" /> |
---|
| 196 | <view inputState="Routed" program="netgen" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="netgen/par/MPICORETEST_timesim.nlf" label="Post-Place and Route Simulation Model Report" /> |
---|
| 197 | <view inputState="Routed" program="netgen" hidden="if_missing" type="Secondary_Report" file="MPICORETEST_sta.nlf" label="Primetime Netlist Report" > |
---|
| 198 | <toc-item title="Top of Report" target="Release" searchDir="Forward" /> |
---|
| 199 | </view> |
---|
| 200 | <view inputState="Routed" program="ibiswriter" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.ibs" label="IBIS Model" > |
---|
| 201 | <toc-item title="Top of Report" target="IBIS Models for" searchDir="Forward" /> |
---|
| 202 | <toc-item title="Component" target="Component " /> |
---|
| 203 | </view> |
---|
| 204 | <view inputState="Routed" program="pin2ucf" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.lck" label="Back-annotate Pin Report" > |
---|
| 205 | <toc-item title="Top of Report" target="pin2ucf Report File" searchDir="Forward" /> |
---|
| 206 | <toc-item title="Constraint Conflicts Information" target="Constraint Conflicts Information" /> |
---|
| 207 | </view> |
---|
| 208 | <view inputState="Routed" program="pin2ucf" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="MPICORETEST.lpc" label="Locked Pin Constraints" > |
---|
| 209 | <toc-item title="Top of Report" target="top.lpc" searchDir="Forward" /> |
---|
| 210 | <toc-item title="Newly Added Constraints" target="The following constraints were newly added" /> |
---|
| 211 | </view> |
---|
| 212 | <view inputState="Translated" program="netgen" contextTags="CPLD_ONLY,EDK_OFF" hidden="if_missing" type="Secondary_Report" file="netgen/fit/MPICORETEST_timesim.nlf" label="Post-Fit Simulation Model Report" /> |
---|
| 213 | <view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="if_missing" type="HTML" file="usage_statistics_webtalk.html" label="WebTalk Report" /> |
---|
| 214 | <view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="if_missing" type="Secondary_Report" file="webtalk.log" label="WebTalk Log File" /> |
---|
| 215 | </viewgroup> |
---|
| 216 | </body> |
---|
| 217 | </report-views> |
---|