source: PROJECT_CORE_MPI/MPI_HCL/TRUNK/Test_Timer/ipcore_dir/mem_4k8.xco @ 115

Last change on this file since 115 was 115, checked in by rolagamo, 10 years ago

Ajout des Cores utilisés dans le projet

File size: 3.1 KB
Line 
1##############################################################
2#
3# Xilinx Core Generator version 13.3
4# Date: Mon Mar 03 07:15:50 2014
5#
6##############################################################
7#
8#  This file contains the customisation parameters for a
9#  Xilinx CORE Generator IP GUI. It is strongly recommended
10#  that you do not manually alter this file as it may cause
11#  unexpected and unsupported behavior.
12#
13##############################################################
14#
15#  Generated from component: xilinx.com:ip:blk_mem_gen:6.2
16#
17##############################################################
18#
19# BEGIN Project Options
20SET addpads = false
21SET asysymbol = true
22SET busformat = BusFormatAngleBracketNotRipped
23SET createndf = false
24SET designentry = VHDL
25SET device = xc6slx45
26SET devicefamily = spartan6
27SET flowvendor = Other
28SET formalverification = false
29SET foundationsym = false
30SET implementationfiletype = Ngc
31SET package = csg324
32SET removerpms = false
33SET simulationfiles = Behavioral
34SET speedgrade = -3
35SET verilogsim = false
36SET vhdlsim = true
37# END Project Options
38# BEGIN Select
39SELECT Block_Memory_Generator xilinx.com:ip:blk_mem_gen:6.2
40# END Select
41# BEGIN Parameters
42CSET additional_inputs_for_power_estimation=false
43CSET algorithm=Minimum_Area
44CSET assume_synchronous_clk=false
45CSET axi_id_width=4
46CSET axi_slave_type=Memory_Slave
47CSET axi_type=AXI4_Full
48CSET byte_size=8
49CSET coe_file=no_coe_file_loaded
50CSET collision_warnings=ALL
51CSET component_name=mem_4k8
52CSET disable_collision_warnings=false
53CSET disable_out_of_range_warnings=false
54CSET ecc=false
55CSET ecctype=No_ECC
56CSET enable_a=Use_ENA_Pin
57CSET enable_b=Use_ENB_Pin
58CSET error_injection_type=Single_Bit_Error_Injection
59CSET fill_remaining_memory_locations=false
60CSET interface_type=Native
61CSET load_init_file=false
62CSET memory_type=Simple_Dual_Port_RAM
63CSET operating_mode_a=WRITE_FIRST
64CSET operating_mode_b=WRITE_FIRST
65CSET output_reset_value_a=0
66CSET output_reset_value_b=0
67CSET pipeline_stages=0
68CSET port_a_clock=100
69CSET port_a_enable_rate=100
70CSET port_a_write_rate=50
71CSET port_b_clock=100
72CSET port_b_enable_rate=100
73CSET port_b_write_rate=0
74CSET primitive=8kx2
75CSET read_width_a=8
76CSET read_width_b=8
77CSET register_porta_input_of_softecc=false
78CSET register_porta_output_of_memory_core=false
79CSET register_porta_output_of_memory_primitives=false
80CSET register_portb_output_of_memory_core=false
81CSET register_portb_output_of_memory_primitives=false
82CSET register_portb_output_of_softecc=false
83CSET remaining_memory_locations=0
84CSET reset_memory_latch_a=false
85CSET reset_memory_latch_b=false
86CSET reset_priority_a=CE
87CSET reset_priority_b=CE
88CSET reset_type=SYNC
89CSET softecc=false
90CSET use_axi_id=false
91CSET use_byte_write_enable=true
92CSET use_error_injection_pins=false
93CSET use_regcea_pin=false
94CSET use_regceb_pin=false
95CSET use_rsta_pin=false
96CSET use_rstb_pin=false
97CSET write_depth_a=4096
98CSET write_width_a=8
99CSET write_width_b=8
100# END Parameters
101# BEGIN Extra information
102MISC pkg_timestamp=2011-03-11T08:24:14.000Z
103# END Extra information
104GENERATE
105# CRC: 7d184c03
Note: See TracBrowser for help on using the repository browser.