- Timestamp:
- Feb 15, 2010, 4:46:09 PM (15 years ago)
- Location:
- anr
- Files:
-
- 2 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/task-1.tex
r186 r187 45 45 communication schemes defined in the {\specCsgManual} deliverable must be described for 46 46 coprocessor synthesis. 47 \itemL{6}{12}{d}{\Subs}{HAS specification}{1: 0:0} \setMacroInAuxFile{specHasManual}47 \itemL{6}{12}{d}{\Subs}{HAS specification}{1:2:3} \setMacroInAuxFile{specHasManual} 48 48 The final version of the {\specGenManualI} deliverable updated with the first 49 49 feed-backs of the demonstrator \STs. … … 119 119 Specification of the GCC driver tool. 120 120 \itemL{3}{9}{x}{\Subs}{GCC/xcoach driver generator}{0:0:0} 121 First elease of the GCC driver tool.121 First release of the GCC driver tool. 122 122 %en T0+18 car va peut etre evoluer en fonction du DSE µ-archi 123 \itemL{9}{1 8}{x}{\Subs}{GCC/xcoach driver generator}{0:0:0}123 \itemL{9}{12}{x}{\Subs}{GCC/xcoach driver generator}{0:0:0} 124 124 Final release of the GCC driver tool. 125 125 \end{livrable} -
anr/task-2.tex
r155 r187 10 10 This task deals with the prototyping and the generation of FPGA-SoC digital systems. 11 11 Its is described on figure~\ref{archi-csg}. 12 Its objective is to allow the system designer to explore the system space designby13 quickly prototyping and then to generate automaticallythe FPGA-SoC system.12 Its objective is to allow the system designer to explore the design space by 13 quickly prototyping and then to automatically generate the FPGA-SoC system. 14 14 This task consists of 15 15 \begin{itemize} 16 \item the development of all the missing components (SytemC models and/or synthesizable VHDL models16 \item The development of all the missing components (SytemC models and/or synthesizable VHDL models 17 17 of the IP-cores), 18 \item the configuration and the development of drivers of the operating systems (Board Support Package, HAL),19 \item the CSG software that generates the SystemC simulators for prototyping and the FPGA-SoC system18 \item The configuration and the development of drivers of the operating systems (Board Support Package, HAL), 19 \item The CSG software that generates the SystemC simulators for prototyping and the FPGA-SoC system 20 20 including its bitstream and software executable code, 21 \item the specification of enhanced communication schemes and their sofware and hardware implementations.21 \item The specification of enhanced communication schemes and their sofware and hardware implementations. 22 22 \end{itemize} 23 This task being based on the So cLib platform, a first release will be delivered at $T0+12$23 This task being based on the SoCLib platform, a first release will be delivered at $T0+12$ 24 24 to allow the demonstrators to start working. 25 This release will include the standard communication schemes (base on So cLib MWMR component)25 This release will include the standard communication schemes (base on SoCLib MWMR component) 26 26 and support the neutral architectural template for prototyping and hardware generation. 27 27 \end{objectif} … … 111 111 The drivers required for the second CSG milestone ({\csgPrototypingOnly}). 112 112 \itemL{18}{33}{x}{\Supmc}{MUTEKH OS}{1:1:2} 113 Maintenance work.113 Final release of the MUTEKH OS drivers. 114 114 \itemL{6}{18}{x}{\Supmc}{Port of MUTEKH OS}{1.0:1:0} 115 115 Porting of MUTEKH OS on the NIOS2 and MICROBLAZE processors. … … 119 119 The drivers required for the second CSG milestone ({\csgPrototypingOnly}). 120 120 \itemL{18}{33}{x}{\Stima}{DNA OS}{6:3:2} 121 Maintenance work.121 Final release of the DNA OS drivers. 122 122 \itemL{6}{18}{x}{\Stima}{Port of DNA OS}{3:1:0} 123 123 Porting of DNA OS on the NIOS2 and MICROBLAZE processors.
Note: See TracChangeset
for help on using the changeset viewer.