- Timestamp:
- Feb 17, 2010, 4:39:19 PM (15 years ago)
- File:
-
- 1 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/section-4.1.tex
r254 r255 29 29 For generating the coprocessor of a task mapped as hardware, \verb+CSG+ 30 30 controls the HAS tools described below. 31 From these inputs \verb!CSG! can generate the entire system (both software \&31 From these inputs \verb!CSG! can generate the entire system (both software and 32 32 hardware) either as a SystemC simulator (cycla accurate and/or TLM) to prototype and explore quickly the 33 33 design space or as a bitstream\footnote{COACH generates synthesizable VHDL, and … … 80 80 dominated description. 81 81 This task contains also the development of a frequency adaptator 82 that will allow the coprocessors to respect the processor \&the bus82 that will allow the coprocessors to respect the processor and the bus 83 83 frequency. 84 84 \item[Task-6: \textit{PC/FPGA communication middleware}]
Note: See TracChangeset
for help on using the changeset viewer.