Changeset 81


Ignore:
Timestamp:
Feb 3, 2010, 2:24:04 PM (14 years ago)
Author:
coach
Message:

Paul: minor modifications in Sect. 1

File:
1 edited

Legend:

Unmodified
Added
Removed
  • anr/section-1.tex

    r68 r81  
    1212Virtex5 family from \xilinx or the Stratix4 family from \altera, can nowadays
    1313implement a complete MPSoC with multiple processors and several
    14 coprocessors for few keuros per device.
     14coprocessors for a few keuros per device.
    1515In addition, Electronic System Level (ESL) design methodologies (Virtual Prototyping,
    1616Co-design, High-Level Synthesis...) are now mature and allow the automation of
     
    2424SoCLib infrastructure~\cite{soclib}, and optimized for the design of
    2525multi-processors digital systems targetting FPGA devices.
    26 Such digital system are generally integrated
    27 into one or several chips, and there is two types of applications:
     26Such digital systems are generally integrated
     27into one or several chips, and there are two types of applications:
    2828It can be embedded (autonomous) applications
    2929such as personal digital assistants (PDA), ambiant computing components
     
    7979    Coach will define and implement an homogeneous HW/SW communication infrastructure and
    8080    communication APIs (Application Programming Interface).
    81     These laters are on chip communications between processors and coprocessors,
     81    These laters are on-chip communications between processors and coprocessors,
    8282    and external communications between the FPGA and the host PC.
    8383\end{description}
     
    122122extension of the SoCLib platform.
    123123\par
    124 The main development of the COACH project steps are:
     124The main development steps of the COACH project are:
    125125\begin{enumerate}
    126126   \item Definition of the end user inputs:
     
    142142\end{enumerate}
    143143\par
    144 The two major FPGA companies \altera and \xilinx are participating to this
     144The two major FPGA companies \altera and \xilinx are participating in this
    145145project to support the partners providing the software technologies, and to
    146146help to generate efficient bitsream for both FPGA families.
Note: See TracChangeset for help on using the changeset viewer.