- Timestamp:
- Feb 5, 2010, 1:03:11 PM (15 years ago)
- File:
-
- 1 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/task-3.tex
r93 r95 23 23 24 24 \begin{livrable} 25 \itemV{0}{18}{ d}{\Sirisa}{Instruction selection for user defined custom instructions}25 \itemV{0}{18}{X}{\Sirisa}{ASIP compilation flow}{0:0:0} 26 26 In this first version of the software, the computations patterns corresponding to 27 27 custom instruction are specified by the user, and then automatically extracted (when 28 28 beneficial) from the application intermediate representation. 29 29 %\mustbecompleted{FIXME .....} 30 \itemL{18}{24}{ d}{\Sirisa}{Automatic extraction of patterns}{0:0:0}30 \itemL{18}{24}{X}{\Sirisa}{ASIP compilation flow}{0:0:0} 31 31 In this second version, the software will also be able to automatically identify 32 32 interesting pattern candidates in the application code, and use them as custom … … 39 39 of the architecture, along with its architectural extensions 40 40 \begin{livrable} 41 \itemV{0}{12}{ d}{\Sirisa}{SystemC Model for an simple MIPS}41 \itemV{0}{12}{X}{\Sirisa}{SystemC for extensible MIPS }{1:.5:.5} 42 42 { A SystemC simulation model for an simple extensible MIPS architectural template } 43 \itemV{0}{18}{d}{\Sirisa}{VHDL Model for an simple MIPS} 44 {A synthesizable VHDL model for an simple extensible MIPS architectural template} 45 \itemL{0}{12}{d}{\Sirisa}{SystemC Model for an extensible NIOS processor template, the VHDL model being already available from Altera}{0:0:0} 46 { A SystemC simulation model for an extensible NIOS processor template, the VHDL model being 47 already available from Altera}{0:0:0} 48 \itemV{0}{24}{d}{\Sirisa}{SystemC Model for a complex-MIPS} 43 \itemL{12}{20}{X}{\Sirisa}{SystemC for extensible MIPS}{0:0:0} 49 44 {A SystemC simulation model for a extensible MIPS with a tight architectural integration of 50 45 its instruction set extensions} 51 \itemV{0}{24}{d}{\Sirisa}{VHDL Model for a complex-MIPS} 46 \itemL{0}{12}{X}{\Sirisa}{SystemC for NIOS processor}{0:0:0} 47 { A SystemC simulation model for an extensible NIOS processor template, the VHDL model being 48 already available from Altera} 49 \itemV{12}{18}{H}{\Sirisa}{VHDL for an extensible MIPS}{1:.5:.5} 50 {A synthesizable VHDL model for an simple extensible MIPS architectural template} 51 \itemL{18}{24}{H}{\Sirisa}{VHDL for an extensible MIPS}{0:0:0} 52 52 {A synthesizable VHDL model for a extensible MIPS with a tight architectural integration of 53 53 its instruction set extensions} 54 \item L{0}{36}{d}{\Sirisa}{Evaluation report }{0:0:0}54 \itemV{24}{36}{D}{\Sirisa}{Evaluation report }{0:0:0} 55 55 {A evaluation report with quantitative analysis of the performance/area trade-off induced by 56 56 the different approaches}
Note: See TracChangeset
for help on using the changeset viewer.