- Timestamp:
- Feb 4, 2010, 7:20:02 PM (15 years ago)
- File:
-
- 1 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/section-2.2.tex
r93 r94 85 85 description of an IP (coprocessor) from a sequential algorithm. 86 86 \par 87 88 %In multimedia applications, image processing is the major challenge embedded systems 89 %have to face. It is computationally intensive with power requirements to meet. Image 90 %processing at pixel level, like image filtering, edge detection, pixel correlation or at 91 %bloc level such as motion estimation have to be accelerated. For that goal, 92 93 The ROMA project involving IRISA, LIRMM, CEA List THOMSON France R\&D, proposes to develop a 94 reconfigurable processor, exhibiting high silicon density and power efficiency, able to adapt its 95 computing structure to computation patterns that can be speed-up and/or power efficient. 96 On the contrary of previous attempts to design reconfigurable processors, which have 97 focused on the definition of complex interconnection network between simple operators, 98 the ROMA project study a pipeline-based of evolved low-power coarse grain reconfigurable 99 operators to avoid traditional overhead, in reconfigurable devices, related to 100 the interconnection network. 87 101 %%% DESCRIPTION DES PROJETS ANR UTILISES: ROMA FIXME:IRISA (~10 lignes) 88 102 %%% 2 IRISA ?
Note: See TracChangeset
for help on using the changeset viewer.