source: trunk/IPs/systemC/processor/Morpheo/Behavioural/Stage_1_Ifetch/Predictor/Meta_Predictor/Two_Level_Branch_Predictor/Pattern_History_Table/src/Pattern_History_Table_vhdl_testbench_transition.cpp @ 15

Last change on this file since 15 was 15, checked in by rosiere, 17 years ago

Interface normalisé
Début du banc de registres multi niveaux

File size: 2.3 KB
Line 
1#ifdef VHDL_TESTBENCH
2/*
3 * $Id$
4 *
5 * [ Description ]
6 *
7 */
8
9#include "Behavioural/Stage_1_Ifetch/Predictor/Meta_Predictor/Two_Level_Branch_Predictor/Pattern_History_Table/include/Pattern_History_Table.h"
10
11namespace morpheo                    {
12namespace behavioural {
13namespace stage_1_ifetch {
14namespace predictor {
15namespace meta_predictor {
16namespace two_level_branch_predictor {
17namespace pattern_history_table {
18
19
20  void Pattern_History_Table::vhdl_testbench_transition ()
21  {
22    log_printf(FUNC,Pattern_History_Table,"vhdl_testbench_transition","Begin");
23
24#ifndef SYSTEMCASS_SPECIFIC
25    sc_cycle(0);
26#endif   
27
28    // In order with file Pattern_History_Table_vhdl_testbench_port.cpp
29    // Warning : if a output depend of a subcomponent, take directly the port of subcomponent
30    // (because we have no control on the ordonnancer's policy)
31
32    _vhdl_testbench->add_input  (PORT_READ( in_NRESET));
33
34    for (uint32_t i=0; i<_param._nb_prediction; i++)
35      {
36        _vhdl_testbench->add_input  (PORT_READ( in_PREDICT_VAL     [i]));
37        _vhdl_testbench->add_output (PORT_READ(component_RegisterFile->out_READ_ACK  [i]));
38        _vhdl_testbench->add_input  (PORT_READ( in_PREDICT_ADDRESS [i]));
39        _vhdl_testbench->add_output (PORT_READ(component_RegisterFile->out_READ_DATA [i]));
40      //_vhdl_testbench->add_output (PORT_READ(out_PREDICT_HISTORY [i]));
41      }
42
43     for (uint32_t i=0; i<_param._nb_branch_complete; i++)
44       {
45         _vhdl_testbench->add_input  (PORT_READ( in_BRANCH_COMPLETE_VAL      [i]));
46         _vhdl_testbench->add_output (PORT_READ(component_RegisterFile->out_WRITE_ACK [i]));
47         _vhdl_testbench->add_input  (PORT_READ( in_BRANCH_COMPLETE_ADDRESS  [i]));
48         _vhdl_testbench->add_input  (PORT_READ( in_BRANCH_COMPLETE_HISTORY  [i]));
49         _vhdl_testbench->add_input  (PORT_READ( in_BRANCH_COMPLETE_DIRECTION[i]));
50       }
51       
52    // add_test :
53    //  - True  : the cycle must be compare with the output of systemC
54    //  - False : no test
55    _vhdl_testbench->add_test(true);
56
57    _vhdl_testbench->new_cycle (); // always at the end
58
59    log_printf(FUNC,Pattern_History_Table,"vhdl_testbench_transition","End");
60  };
61
62}; // end namespace pattern_history_table
63}; // end namespace two_level_branch_predictor
64}; // end namespace meta_predictor
65}; // end namespace predictor
66}; // end namespace stage_1_ifetch
67
68}; // end namespace behavioural
69}; // end namespace morpheo             
70#endif
Note: See TracBrowser for help on using the repository browser.