source: PROJECT_CORE_MPI/CORE_MPI/TRUNK/MultiMPITest.twr @ 15

Last change on this file since 15 was 15, checked in by rolagamo, 12 years ago
File size: 3.5 KB
Line 
1--------------------------------------------------------------------------------
2Release 12.3 Trace  (nt64)
3Copyright (c) 1995-2010 Xilinx, Inc.  All rights reserved.
4
5d:\Xilinx\12.3\ISE_DS\ISE\bin\nt64\unwrapped\trce.exe -intstyle ise -v 3 -s 3
6-n 3 -fastpaths -xml MultiMPITest.twx MultiMPITest.ncd -o MultiMPITest.twr
7MultiMPITest.pcf
8
9Design file:              MultiMPITest.ncd
10Physical constraint file: MultiMPITest.pcf
11Device,package,speed:     xc6slx100,fgg484,C,-3 (PRODUCTION 1.12c 2010-09-15)
12Report level:             verbose report
13
14Environment Variable      Effect
15--------------------      ------
16NONE                      No environment variables were set
17--------------------------------------------------------------------------------
18
19INFO:Timing:2698 - No timing constraints found, doing default enumeration.
20INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
21   option. All paths that are not constrained will be reported in the
22   unconstrained paths section(s) of the report.
23INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
24   a 50 Ohm transmission line loading model.  For the details of this model,
25   and for more information on accounting for different loading conditions,
26   please see the device datasheet.
27
28
29
30Data Sheet report:
31-----------------
32All values displayed in nanoseconds (ns)
33
34Setup/Hold to clock clkm
35------------+------------+------------+------------+------------+------------------+--------+
36            |Max Setup to|  Process   |Max Hold to |  Process   |                  | Clock  |
37Source      | clk (edge) |   Corner   | clk (edge) |   Corner   |Internal Clock(s) | Phase  |
38------------+------------+------------+------------+------------+------------------+--------+
39reset       |   16.672(R)|      SLOW  |    0.529(R)|      SLOW  |clkm_BUFGP        |   0.000|
40------------+------------+------------+------------+------------+------------------+--------+
41
42Clock clkm to Pad
43------------+-----------------+------------+-----------------+------------+------------------+--------+
44            |Max (slowest) clk|  Process   |Min (fastest) clk|  Process   |                  | Clock  |
45Destination |  (edge) to PAD  |   Corner   |  (edge) to PAD  |   Corner   |Internal Clock(s) | Phase  |
46------------+-----------------+------------+-----------------+------------+------------------+--------+
47result<0>   |         8.688(R)|      SLOW  |         4.230(R)|      FAST  |clkm_BUFGP        |   0.000|
48result<1>   |         9.023(R)|      SLOW  |         4.224(R)|      FAST  |clkm_BUFGP        |   0.000|
49result<4>   |         8.935(R)|      SLOW  |         4.334(R)|      FAST  |clkm_BUFGP        |   0.000|
50result<5>   |        12.060(R)|      SLOW  |         5.801(R)|      FAST  |clkm_BUFGP        |   0.000|
51------------+-----------------+------------+-----------------+------------+------------------+--------+
52
53Clock to Setup on destination clock clkm
54---------------+---------+---------+---------+---------+
55               | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
56Source Clock   |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
57---------------+---------+---------+---------+---------+
58clkm           |    9.399|         |         |         |
59---------------+---------+---------+---------+---------+
60
61
62Analysis completed Tue Aug 14 16:12:09 2012
63--------------------------------------------------------------------------------
64
65Trace Settings:
66-------------------------
67Trace Settings
68
69Peak Memory Usage: 420 MB
70
71
72
Note: See TracBrowser for help on using the repository browser.