- Timestamp:
- Feb 14, 2010, 10:32:11 AM (15 years ago)
- Location:
- anr
- Files:
-
- 5 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/section-7.tex
r131 r143 209 209 The travel costs are associated to project meeting as well as participation to 210 210 conferences. The travel costs are estimated to 211 \mustbecompleted{FIXME:\xilinx: XX\%}of the total requested ANR funding.211 2\% of the total requested ANR funding. 212 212 \item[Expenses for inward billing] none 213 213 \item[Other working costs] none -
anr/task-2.tex
r134 r143 71 71 The synthesizable VHDL description of the MWMR component corresponding to the 72 72 SystemC module of the former delivrable (\csgXilinxSystemC). 73 \itemL{24}{27}{d}{\Sxilinx}{\xilinx RTL optimisation (3)}{0:0: 2}73 \itemL{24}{27}{d}{\Sxilinx}{\xilinx RTL optimisation (3)}{0:0:1.5} 74 74 This deliverable consists in optimizing the MWMR VHDL description (deliverable 75 75 \novers{\csgXilinxSystemC}) of the \xilinx architectural template. … … 92 92 and its corresponding SystemC module. 93 93 \itemL{24}{30}{x}{\Subs}{UBS communication adapter}{0:0:0} 94 Final release of the tool that generates the VHDL description of the optimized communication adapter95 and its corresponding SystemC module (\gautCOMMoptimization).96 \itemL{24}{27}{d}{\Sxilinx}{\xilinx RTL optimisation (4)}{0:0: 2}94 Final release of the tool that generates the VHDL description of the optimized 95 communication adapter and its corresponding SystemC module (\gautCOMMoptimization). 96 \itemL{24}{27}{d}{\Sxilinx}{\xilinx RTL optimisation (4)}{0:0:1.5} 97 97 This deliverable consists in optimizing the communication adapter VHDL description (deliverable 98 98 \novers{\gautCOMMoptimization}). -
anr/task-4.tex
r126 r143 77 77 informations in order to explore the design space and to generate optimized architectures. 78 78 \itemL{18}{30}{x}{\Subs}{Design Space Exploration}{0:0:0} 79 Release of the GAUT software that supports the features defined in \ST ????. 79 Release of the GAUT software that supports the features defined in 80 \mustbecompleted{FIXME:UBS: macro ????} delivrable. 80 81 \end{livrable} 81 82 \subtask In FPGA-SoC, the frequency is given by the processor(s) and the system BUS. The coprocessors … … 96 97 The frequency calibration software consists of a driver in the FPGA-SoC operating 97 98 system and of a control software. 98 \itemL{24}{27}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx RTL tools (5)}{0:0:1 }99 \itemL{24}{27}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx RTL tools (5)}{0:0:1.5} 99 100 This deliverable consists in optimizing the VHDL description provided in 100 101 \novers{\freqCalibrationVhdl}. -
anr/task-5.tex
r141 r143 45 45 It is a library implementing the communication API with features to profile 46 46 the partitioned application. 47 %FIXME (Olivier) pour moi, on veut un outil de profiling pour partitionner l'application.48 % It is a profiling (or simulation) library implementing the communication API49 50 47 \begin{livrable} 51 48 \itemL{6}{12}{x}{\Supmc}{HPC partionning helper}{1:0:0} … … 100 97 reconfiguration dedicated features (reconfiguration time of regions, variable 101 98 number of coprocessors). 102 \itemL{24}{36}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx dynamic reconfiguration}{0:0: 1}99 \itemL{24}{36}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx dynamic reconfiguration}{0:0:2} 103 100 \xilinx will work with \tima in order to better take into account during 104 101 partitioning decisions specific constraints due to partial reconfiguration process. -
anr/task-7.tex
r130 r143 54 54 how a promising task graph can be obtained. 55 55 \itemV{18}{24}{d}{\Supmc}{tutorial} 56 \mustbecompleted{FIXME: LIP6 :: Avons (UBS) change le lead du livrable OK ?} 57 \mustbecompleted{FIXME: LIP6 :: C'est pas possible, car il faut changer aussi 58 au-dessus c'est le meme livrable en 3 fois. De plus la c'est plus une DOC CSG que 59 HAS.} 56 % \mustbecompleted{FIXME: LIP6 :: Avons (UBS) change le lead du livrable OK ?} 57 % \mustbecompleted{FIXME: LIP6 :: C'est pas possible, car il faut changer aussi 58 % au-dessus c'est le meme livrable en 3 fois. De plus la c'est plus une DOC CSG que HAS.} 60 59 This tutorial shows how a task can be migrated to coprocessor using HAS tools and 61 60 how FPGA-SoC can be generated and run to FPGA. This for HAS tools and and … … 63 62 \itemL{30}{36}{d}{\Supmc}{tutorial}{2:1:1} 64 63 The final release of the tutorial. 65 \itemL{30}{33}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx RTL tools (6)}{0:0: 1}64 \itemL{30}{33}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx RTL tools (6)}{0:0:0.5} 66 65 \xilinx will check that developped tutorial works well with \xilinx tools, 67 66 and will propose corrections or enhancements if needed into a document.
Note: See TracChangeset
for help on using the changeset viewer.