- Timestamp:
- Feb 15, 2010, 5:17:58 PM (15 years ago)
- File:
-
- 1 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/task-7.tex
r152 r189 49 49 \itemV{6}{12}{d+x}{\Supmc}{tutorial} 50 50 The application is split into two communicating parts, the PC part and FPGA-SoC part. 51 Using the features the T0+12 milestone provides,51 By using the features the T0+12 milestone provides, 52 52 the tutorial describes how this efficient partionning was obtained. 53 53 The FPGA-SoC part is described as communicating task graph. The tutorial also describes 54 54 how a promising task graph can be obtained. 55 55 \itemV{18}{24}{d}{\Supmc}{tutorial} 56 % \mustbecompleted{FIXME: LIP6 :: Avons (UBS) change le lead du livrable OK ?}57 % \mustbecompleted{FIXME: LIP6 :: C'est pas possible, car il faut changer aussi58 % au-dessus c'est le meme livrable en 3 fois. De plus la c'est plus une DOC CSG que HAS.}59 56 This tutorial shows how a task can be migrated to coprocessor using HAS tools and 60 57 how FPGA-SoC can be generated and run to FPGA. This for HAS tools and and … … 62 59 \itemL{30}{36}{d}{\Supmc}{tutorial}{2:1:1} 63 60 The final release of the tutorial. 61 \itemV{18}{24}{d}{\Stima}{tutorial} 62 This tutorial shows to generate a complete HW/SW system by using CSG tool. 63 \itemV{18}{24}{d}{\Slip}{tutorial} 64 This tutorial shows to apply loop transformations to a task. 65 \itemV{18}{24}{d}{\Sirisa}{tutorial} 66 This tutorial shows to customize a processor to obtain an ASIP. 67 \itemV{18}{24}{d}{\Subs}{tutorial} 68 This tutorial shows how a task can be synthesized by using HLS tools developped in 69 the COACH project. 64 70 \itemL{30}{33}{d}{\Sxilinx}{optimisation for \ganttlf \xilinx RTL tools (6)}{0:0:0.5} 65 71 \xilinx will check that developped tutorial works well with \xilinx tools,
Note: See TracChangeset
for help on using the changeset viewer.