- Timestamp:
- Feb 15, 2011, 1:33:40 PM (14 years ago)
- File:
-
- 1 edited
Legend:
- Unmodified
- Added
- Removed
-
anr/section-dissemination.tex
r368 r376 21 21 \subsection{Dissemination} 22 22 23 The COACH project will bringnew scientific results in various fields, such as high level synthesis,23 The COACH project will generate new scientific results in various fields, such as high level synthesis, 24 24 hardware/software codesign, virtual prototyping, hardware oriented compilation techniques, 25 25 automatic parallelization, etc. These results will be published in relevant International 26 Conferences, namelyDATE, DAC, or ICCAD.26 Conferences, for instance DATE, DAC, or ICCAD. 27 27 \\ 28 28 More generally, the COACH infrastructure and the design flow supported by the COACH … … 39 39 On the standardization side, some effort will be made for analysing how the work around IP-XACT 40 40 could be donated for the evolution of the IEEE 1685 standard. \mds is board member of 41 Accellera, TRT, TIMA and LIP6 are members, so we 'll try to have some influence and at least41 Accellera, TRT, TIMA and LIP6 are members, so we will try to have some influence and at least 42 42 communicate on the fact that our solutions will be compatible with the standard. 43 43 44 44 \subsection{Industrial exploitation of results} 45 45 46 The main goal of the COACH project is to help SMEs (Small and Medium Enterprises) and even small design team in bigger entities46 The main goal of the COACH project is to help SMEs (Small and Medium Enterprises) and even small design team in larger entities 47 47 to enter the world of MPSoC technologies. For small companies or design services, the cost is a primary concern. 48 Moreover, these companies have not alwaysin-home expertise in hardware design and VHDL modelling.48 Moreover, these companies seldom have in-home expertise in hardware design and VHDL modelling. 49 49 As the fabrication costs of an ASIC is generally too high for SMEs, the COACH project focus 50 50 on FPGA technologies. Regarding the design tools, the cost of advanced ESL (Electronic System Design) … … 74 74 synthesis tools developed in the COACH project. 75 75 \item 76 \mds will propose a commercial version of COACH, integrated into \mds tool suite and compatible with a standard IP-XACT flow.76 \mds will propose a commercial version of COACH, integrated into an \mds tool suite and compatible with a standard IP-XACT flow. 77 77 This version will integrate some generic features, already available for 78 production (some of them from standard \mds pack, some other developed in78 production (some of them from a standard \mds pack, some other developed in 79 79 COACH). Other COACH features will have to be tailored for the specifics of the 80 80 customer framework and will generate service business. … … 93 93 We will collaborate in experiments for the integration of High Level Synthesis 94 94 engines into IP-XACT based flow. This point will be very valuable because more 95 and more system integrators are using or considering t o use HLS in theirflow95 and more system integrators are using or considering the use of HLS in their development flow 96 96 (e.g. Astrium, Airbus, etc.). 97 97 \item 98 98 \mds has already a leading position in the usage of IP-XACT standard for 99 99 managing innovative SoC design methodologies. This project will allow to keep 100 th e advance in regards with competitionby anticipating the next generation100 this competitive advance by anticipating the next generation 101 101 platforms hosting multi-cores and programmable logic for coprocessors. 102 102 \item 103 103 HPC is a topic that was not covered yet by \mds with its customers. Thanks to 104 104 this project, \mds will collaborate with BULL on this point and this will open 105 usdoors for new customers market.105 doors for new customers market. 106 106 \item 107 107 This project has been set up for maximizing the industrial exploitation of results. … … 119 119 \subsubsection*{Partner: \textit{\bull}} 120 120 \noindent 121 The Bull team participating toCOACH is from the Server Design and Development Division,122 wh ois in charge of developing hardware for open servers (e.g.: NovaSacle, Bullion) and121 The Bull team participating in COACH is from the Server Design and Development Division, 122 which is in charge of developing hardware for open servers (e.g.: NovaSacle, Bullion) and 123 123 HPC solutions. With this participation, Bull demonstrates its high interest in the outcome of 124 124 COACH. Effectively, it is now commonly recognized that the future of HPC will be based … … 143 143 TRT (Thales Research and Technology) has the mission to assess and de-risk the emerging 144 144 technologies in its domains of expertise. Specifically in COACH, the studied technology is 145 a method and associated tools to make the bridgebetween application capture at system145 a method and associated tools to bridge the gap between application capture at system 146 146 level and the implementation on heterogeneous distributed computing architectures. The 147 147 main stake for Thales behind this is the future design process that will be applied to its 148 system teams in the future for thecomputation-intensive sensor applications. In a context149 of very instable market of tools for parallel programming, it is important to experiment148 system teams for computation-intensive sensor applications. In a context 149 of very unstable market of tools for parallel programming, it is important to experiment 150 150 and demonstrate the candidate technologies. 151 151 \\ … … 179 179 180 180 \subsection{Management of Intellectual Property} 181 A global consortium agreement will be defined during the first six mont s of the project.181 A global consortium agreement will be defined during the first six months of the project. 182 182 As already stated, the COACH project has been prepared during one year by a monthly meeting 183 183 involving the five academic partners. The general free software policy described in the
Note: See TracChangeset
for help on using the changeset viewer.