[23] | 1 | \begin{taskinfo} |
---|
| 2 | \let\UPMC\leader |
---|
| 3 | \let\IRISA\enable |
---|
[49] | 4 | \let\TIMA\enable |
---|
[113] | 5 | \let\XILINX\enable |
---|
[114] | 6 | \let\UBS\enable |
---|
[23] | 7 | \end{taskinfo} |
---|
| 8 | % |
---|
| 9 | \begin{objectif} |
---|
[39] | 10 | This task deals with the prototyping and the generation of FPGA-SoC digital systems. |
---|
[36] | 11 | Its is described on figure~\ref{archi-csg}. |
---|
| 12 | Its objective is to allow the system designer to explore the system space design by |
---|
| 13 | quickly prototyping and then to generate automatically the FPGA-SoC system. |
---|
[23] | 14 | This task consists of |
---|
| 15 | \begin{itemize} |
---|
[108] | 16 | \item the development of all the missing components (SytemC models and/or synthesizable VHDL models |
---|
| 17 | of the IP-cores), |
---|
[112] | 18 | \item the configuration and the development of drivers \mustbecompleted{FIXME:: driver de quoi ???} |
---|
[108] | 19 | of the operating systems, |
---|
| 20 | \item the CSG software that generates the SystemC simulators for prototyping and the synthesizable description |
---|
[112] | 21 | of the FPGA-SoC system (i.e. its bitstream), \mustbecompleted{FIXME:: VHDL ou bitstream ???} |
---|
[108] | 22 | \item the specification of enhanced communication schemes and their sofware and hardware implementations. |
---|
[23] | 23 | \end{itemize} |
---|
| 24 | This task being based on the SocLib platform, a first release will be delivrable at $T0+12$ |
---|
| 25 | to allow the demonstrators to start working. |
---|
[38] | 26 | This release will include the standard communication schemes (base on SocLib MWMR component) |
---|
[23] | 27 | and support the COACH architectural template for prototyping and hardware generation. |
---|
| 28 | \end{objectif} |
---|
| 29 | % |
---|
[52] | 30 | \begin{workpackage} |
---|
[36] | 31 | \item This \ST corresponds to the Coach System Generator (CSG) software. |
---|
[23] | 32 | \begin{livrable} |
---|
[52] | 33 | \itemV{0}{12}{x}{\Supmc}{CSG} \setMacroInAuxFile{csgCoachArch} |
---|
[108] | 34 | The first software release of the CSG tool that will allow demonstrators to start working by using the COACH |
---|
[36] | 35 | hardware architecture template. |
---|
[52] | 36 | \itemV{12}{18}{x}{\Supmc}{CSG} \setMacroInAuxFile{csgPrototypingOnly} |
---|
[36] | 37 | This milestone adds to CSG the support to the XILINX and ALTERA architectural |
---|
| 38 | templates and to the enhanced communication system. |
---|
| 39 | In this milestone only the SystemC prototyping will be supported for the XILINX |
---|
| 40 | and ALTERA architectural template. |
---|
[112] | 41 | HAS is available. \mustbecompleted{FIXME:: ca veut dire ???} |
---|
[52] | 42 | \itemV{18}{24}{x}{\Supmc}{CSG} \setMacroInAuxFile{csgAllArch} |
---|
[36] | 43 | This milestone extends CSG (\csgPrototypingOnly) to |
---|
| 44 | FPGA-SoC generation for the XILINX and ALTERA architectural template. |
---|
[59] | 45 | \itemL{24}{36}{x}{\Supmc}{CSG}{6:6:6} |
---|
[52] | 46 | Maintenance work of CSG. |
---|
[23] | 47 | \end{livrable} |
---|
[108] | 48 | \item This \ST deals with the components of the architectural templates. |
---|
[36] | 49 | \\ |
---|
| 50 | For the COACH architectural template, it consists of the devlopment of the VHDL |
---|
[112] | 51 | synthesizable description of the missing components. \mustbecompleted{FIXME :: pas clair missing components} |
---|
[108] | 52 | Notice that the SystemC models |
---|
[36] | 53 | comes from the SocLib ANR project, the processor with its cache comes from the TSAR |
---|
| 54 | ANR project. |
---|
| 55 | \\ |
---|
[108] | 56 | For the XILINX and ALTERA architectural templates, we use the XILINX and ALTERA IPs (NIOS, Microblaze, memories, busses...). |
---|
[39] | 57 | The missing component is the MWMR used for communication between the tasks of the |
---|
[36] | 58 | application. |
---|
[23] | 59 | \begin{livrable} |
---|
[52] | 60 | \itemL{0}{12}{h}{\Supmc}{COACH architecture}{1:0:0} |
---|
[113] | 61 | \setMacroInAuxFile{csgCoachArchTempl} |
---|
[52] | 62 | The VHDL synthesizable descriptions of the SocLib MWMR, TokenRing components. |
---|
[113] | 63 | \itemL{12}{15}{d}{\Sxilinx}{\xilinx RTL optimisation (2)}{0:2:0} |
---|
| 64 | This deliverable consists in optimizing the VHDL descriptions of the components of |
---|
| 65 | the COACH architectural template (deliverable \novers{\csgCoachArchTempl}) to the |
---|
| 66 | \xilinx RTL synthesis tools. |
---|
| 67 | \upmc will provide the VHDL descriptions, \xilinx will provide back a documentation |
---|
| 68 | listing that proposes VHDL generation enhancements. |
---|
[52] | 69 | \itemV{6}{18}{x}{\Stima}{XILINX architecture} |
---|
[36] | 70 | \setMacroInAuxFile{csgXilinxSystemC} |
---|
| 71 | The SystemC simulation module of the MWMR component with a PLB bus interface plus |
---|
| 72 | the SystemC modules of the components of the XILINX architectural template |
---|
[108] | 73 | currently not available in the SocLib component library. |
---|
[57] | 74 | \itemL{18}{24}{h}{\Stima}{XILINX architecture}{9:9:0} |
---|
[36] | 75 | The synthesizable VHDL description of the MWMR component corresponding to the |
---|
| 76 | SystemC module of the former delivrable (\csgXilinxSystemC). |
---|
[113] | 77 | \itemL{24}{27}{d}{\Sxilinx}{\xilinx RTL optimisation (3)}{0:0:2} |
---|
| 78 | This deliverable consists in optimizing the MWMR VHDL description (deliverable |
---|
| 79 | \novers{\csgXilinxSystemC}) of the \xilinx architectural template. |
---|
| 80 | \tima will provide MWMR VHDL description, \xilinx will provide back a documentation |
---|
| 81 | listing that proposes VHDL generation enhancements. |
---|
[52] | 82 | \itemV{6}{18}{x}{\Sirisa}{ALTERA architecture} |
---|
[36] | 83 | \setMacroInAuxFile{csgAlteraSystemC} |
---|
[39] | 84 | The SystemC simulation module of the MWMR component with an AVALON bus interface plus |
---|
[36] | 85 | the SystemC modules of the components of the ALTERA architectural template |
---|
[108] | 86 | currently not available in the SocLib component library. |
---|
[52] | 87 | \itemL{18}{24}{h}{\Sirisa}{ALTERA architecture}{0:0:0} |
---|
[36] | 88 | The synthesizable VHDL description of the MWMR component corresponding to the |
---|
| 89 | SystemC module of the former delivrable (\csgAlteraSystemC); |
---|
[74] | 90 | \itemV{6}{12}{d}{\Subs}{UBS communication adapter} |
---|
| 91 | \setMacroInAuxFile{gautCOMMoptimization} |
---|
| 92 | Specification of an optimized communication adapter (space and time) component to handle data interleaving. |
---|
[47] | 93 | This evolution aims to solve out of order communication weakness of the classical MWMR. |
---|
[74] | 94 | \itemV{12}{24}{x}{\Subs}{UBS communication adapter} |
---|
| 95 | First release of the tool that generates the VHDL description of the optimized communication adapter |
---|
[47] | 96 | and its corresponding SystemC module. |
---|
[74] | 97 | \itemL{24}{30}{x}{\Subs}{UBS communication adapter}{0:0:0} |
---|
| 98 | Final release of the tool that generates the VHDL description of the optimized communication adapter |
---|
| 99 | and its corresponding SystemC module (\gautCOMMoptimization). |
---|
[113] | 100 | \itemL{24}{27}{d}{\Sxilinx}{\xilinx RTL optimisation (4)}{0:0:2} |
---|
| 101 | This deliverable consists in optimizing the communication adapter VHDL description (deliverable |
---|
| 102 | \novers{\gautCOMMoptimization}). |
---|
| 103 | \ubs will provide communication adapter VHDL description, \xilinx will provide back a documentation |
---|
| 104 | listing that proposes VHDL generation enhancements. |
---|
[23] | 105 | \end{livrable} |
---|
[36] | 106 | \item This \ST consists of the configuration of the SocLib MUTEK and DNA operating |
---|
| 107 | system and the development of drivers for the hardware architectural templates |
---|
[38] | 108 | and enhanced communication schemes defined in \novers{\specCsgManual} delivrable. |
---|
[108] | 109 | For the ALTERA and XILINX architectural templates, the OSs must also be ported on |
---|
[36] | 110 | the NIOS2 and MICROBLAZE processors. |
---|
[23] | 111 | \begin{livrable} |
---|
[52] | 112 | \itemV{6}{8}{x}{\Supmc}{MUTEK OS} |
---|
[112] | 113 | The drivers \mustbecompleted{FIXME :: ???} |
---|
[108] | 114 | required for the first CSG milestone (delivrable \csgCoachArch). |
---|
[52] | 115 | \itemV{8}{18}{x}{\Supmc}{MUTEK 0S} |
---|
| 116 | The drivers required for the second CSG milestone ({\csgPrototypingOnly}). |
---|
| 117 | \itemL{18}{33}{x}{\Supmc}{MUTEK OS}{1:1:2} |
---|
| 118 | Maintenance work. |
---|
| 119 | \itemL{6}{18}{x}{\Supmc}{Port of MUTEK OS}{1.0:1:0} |
---|
[108] | 120 | Porting of MUTEK OS on the NIOS2 and MICROBLAZE processors. |
---|
[52] | 121 | \itemV{6}{8}{x}{\Stima}{DNA OS} |
---|
| 122 | The drivers required for the first CSG milestone (delivrable \csgCoachArch). |
---|
| 123 | \itemV{8}{18}{x}{\Stima}{DNA 0S} |
---|
| 124 | The drivers required for the second CSG milestone ({\csgPrototypingOnly}). |
---|
[63] | 125 | \itemL{18}{33}{x}{\Stima}{DNA OS}{6:3:2} |
---|
[52] | 126 | Maintenance work. |
---|
[57] | 127 | \itemL{6}{18}{x}{\Stima}{Port of DNA OS}{3:1:0} |
---|
[108] | 128 | Porting of DNA OS on the NIOS2 and MICROBLAZE processors. |
---|
[23] | 129 | \end{livrable} |
---|
| 130 | \end{workpackage} |
---|